/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
D | uvd_5_0_d.h | 42 #define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW 0x3c5f macro
|
D | uvd_6_0_d.h | 53 #define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW 0x3c5f macro
|
D | uvd_7_0_offset.h | 108 #define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW … macro
|
/linux-6.1.9/drivers/gpu/drm/amd/amdgpu/ |
D | vcn_v2_0.c | 338 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v2_0_mc_resume() 345 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v2_0_mc_resume() 393 UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_0_mc_resume_dpg_mode() 402 UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect); in vcn_v2_0_mc_resume_dpg_mode() 411 UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_0_mc_resume_dpg_mode() 1890 mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_0_start_sriov() 1900 mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_0_start_sriov()
|
D | vcn_v2_5.c | 406 WREG32_SOC15(VCN, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v2_5_mc_resume() 413 WREG32_SOC15(VCN, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v2_5_mc_resume() 459 VCN, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_5_mc_resume_dpg_mode() 468 VCN, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect); in vcn_v2_5_mc_resume_dpg_mode() 477 VCN, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_5_mc_resume_dpg_mode() 1201 mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_5_sriov_start() 1213 mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v2_5_sriov_start()
|
D | vcn_v3_0.c | 452 WREG32_SOC15(VCN, inst, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v3_0_mc_resume() 459 WREG32_SOC15(VCN, inst, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v3_0_mc_resume() 504 VCN, inst_idx, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v3_0_mc_resume_dpg_mode() 513 VCN, inst_idx, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect); in vcn_v3_0_mc_resume_dpg_mode() 522 VCN, inst_idx, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v3_0_mc_resume_dpg_mode() 1335 mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v3_0_start_sriov() 1346 mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in vcn_v3_0_start_sriov()
|
D | uvd_v7_0.c | 678 WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in uvd_v7_0_mc_resume() 689 WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in uvd_v7_0_mc_resume() 823 mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in uvd_v7_0_sriov_start() 831 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), in uvd_v7_0_sriov_start()
|
D | vcn_v1_0.c | 309 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v1_0_mc_resume_spg_mode() 316 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v1_0_mc_resume_spg_mode() 376 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v1_0_mc_resume_dpg_mode() 386 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in vcn_v1_0_mc_resume_dpg_mode()
|
D | uvd_v5_0.c | 282 WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in uvd_v5_0_mc_resume()
|
D | uvd_v6_0.c | 606 WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW, in uvd_v6_0_mc_resume()
|
/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
D | vcn_1_0_offset.h | 234 #define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW … macro
|
D | vcn_2_5_offset.h | 865 #define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW … macro
|
D | vcn_2_0_0_offset.h | 944 #define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW … macro
|
D | vcn_3_0_0_offset.h | 1283 #define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW … macro
|