Searched refs:mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL (Results 1 – 16 of 16) sorted by relevance
/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/sdma0/ |
D | sdma0_4_1_offset.h | 78 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL … macro
|
D | sdma0_4_0_offset.h | 80 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0x0021 macro
|
D | sdma0_4_2_2_offset.h | 80 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL … macro
|
D | sdma0_4_2_offset.h | 80 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL … macro
|
/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/oss/ |
D | oss_2_4_d.h | 165 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0x3409 macro
|
D | oss_3_0_1_d.h | 162 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0x3409 macro
|
D | oss_2_0_d.h | 228 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0x3409 macro
|
D | oss_3_0_d.h | 299 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0x3409 macro
|
/linux-6.1.9/drivers/gpu/drm/amd/amdgpu/ |
D | sdma_v2_4.c | 431 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0); in sdma_v2_4_gfx_resume()
|
D | cik_sdma.c | 455 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0); in cik_sdma_gfx_resume()
|
D | sdma_v3_0.c | 669 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0); in sdma_v3_0_gfx_resume()
|
D | sdma_v5_2.c | 552 WREG32_SOC15_IP(GC, sdma_v5_2_get_reg_offset(adev, i, mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL), 0); in sdma_v5_2_gfx_resume()
|
D | sdma_v5_0.c | 724 WREG32(sdma_v5_0_get_reg_offset(adev, i, mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL), 0); in sdma_v5_0_gfx_resume()
|
D | sdma_v4_0.c | 1409 WREG32_SDMA(i, mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL, 0); in sdma_v4_0_start()
|
/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/gc/ |
D | gc_10_1_0_offset.h | 55 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL … macro
|
D | gc_10_3_0_offset.h | 60 #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL … macro
|