1 /* SPDX-License-Identifier: GPL-2.0
2  *
3  * Copyright 2016-2020 HabanaLabs, Ltd.
4  * All Rights Reserved.
5  *
6  */
7 
8 /************************************
9  ** This is an auto-generated file **
10  **       DO NOT EDIT BELOW        **
11  ************************************/
12 
13 #ifndef ASIC_REG_DCORE0_RTR0_CTRL_REGS_H_
14 #define ASIC_REG_DCORE0_RTR0_CTRL_REGS_H_
15 
16 /*
17  *****************************************
18  *   DCORE0_RTR0_CTRL
19  *   (Prototype: RTR_CTRL)
20  *****************************************
21  */
22 
23 #define mmDCORE0_RTR0_CTRL_MEM_NUM 0x4140100
24 
25 #define mmDCORE0_RTR0_CTRL_MEM_MAP 0x4140104
26 
27 #define mmDCORE0_RTR0_CTRL_WR_RL_MEM 0x4140108
28 
29 #define mmDCORE0_RTR0_CTRL_WR_RL_PCI 0x414010C
30 
31 #define mmDCORE0_RTR0_CTRL_WR_RL_SRAM 0x4140110
32 
33 #define mmDCORE0_RTR0_CTRL_RD_RL_MEM 0x4140114
34 
35 #define mmDCORE0_RTR0_CTRL_RD_RL_PCI 0x4140118
36 
37 #define mmDCORE0_RTR0_CTRL_RD_RL_SRAM 0x414011C
38 
39 #define mmDCORE0_RTR0_CTRL_WR_RL_MEM_RED 0x4140120
40 
41 #define mmDCORE0_RTR0_CTRL_RL_MEM_REDUCTION 0x4140124
42 
43 #define mmDCORE0_RTR0_CTRL_WR_RL_SRAM_RED 0x4140128
44 
45 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_CFG_0 0x4140400
46 
47 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_CFG_1 0x4140404
48 
49 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_SHIFT_0 0x4140408
50 
51 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_SHIFT_1 0x414040C
52 
53 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_0 0x4140410
54 
55 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_1 0x4140414
56 
57 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_2 0x4140418
58 
59 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_3 0x414041C
60 
61 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_4 0x4140420
62 
63 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_5 0x4140424
64 
65 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_6 0x4140428
66 
67 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_7 0x414042C
68 
69 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_8 0x4140430
70 
71 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_9 0x4140434
72 
73 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_10 0x4140438
74 
75 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_11 0x414043C
76 
77 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_12 0x4140440
78 
79 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_13 0x4140444
80 
81 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_14 0x4140448
82 
83 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_EXPECTED_LAT_15 0x414044C
84 
85 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_0 0x4140450
86 
87 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_1 0x4140454
88 
89 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_2 0x4140458
90 
91 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_3 0x414045C
92 
93 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_4 0x4140460
94 
95 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_5 0x4140464
96 
97 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_6 0x4140468
98 
99 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_7 0x414046C
100 
101 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_8 0x4140470
102 
103 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_9 0x4140474
104 
105 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_10 0x4140478
106 
107 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_11 0x414047C
108 
109 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_12 0x4140480
110 
111 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_13 0x4140484
112 
113 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_14 0x4140488
114 
115 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_TOKEN_15 0x414048C
116 
117 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_0 0x4140490
118 
119 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_1 0x4140494
120 
121 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_2 0x4140498
122 
123 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_3 0x414049C
124 
125 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_4 0x41404A0
126 
127 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_5 0x41404A4
128 
129 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_6 0x41404A8
130 
131 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_7 0x41404AC
132 
133 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_8 0x41404B0
134 
135 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_9 0x41404B4
136 
137 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_10 0x41404B8
138 
139 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_11 0x41404BC
140 
141 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_12 0x41404C0
142 
143 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_13 0x41404C4
144 
145 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_14 0x41404C8
146 
147 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_BANK_ID_15 0x41404CC
148 
149 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_WDT_0 0x41404D0
150 
151 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_WDT_1 0x41404D4
152 
153 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_DEC_TOKEN_0 0x41404D8
154 
155 #define mmDCORE0_RTR0_CTRL_RGL_SRAM_DEC_TOKEN_1 0x41404DC
156 
157 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_HBW_AW_HI_ADDR 0x4140AB8
158 
159 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_HBW_AW_LO_ADDR 0x4140ABC
160 
161 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_HBW_AW_SET 0x4140AC0
162 
163 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_HBW_AR_HI_ADDR 0x4140AC4
164 
165 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_HBW_AR_LO_ADDR 0x4140AC8
166 
167 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_HBW_AR_SET 0x4140ACC
168 
169 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_LBW_AW_ADDR 0x4140AD0
170 
171 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_LBW_AW_SET 0x4140AD4
172 
173 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_LBW_AR_ADDR 0x4140AD8
174 
175 #define mmDCORE0_RTR0_CTRL_DEC_RAZWI_LBW_AR_SET 0x4140ADC
176 
177 #define mmDCORE0_RTR0_CTRL_RGL_MEM_CFG_0 0x4140AE4
178 
179 #define mmDCORE0_RTR0_CTRL_RGL_MEM_CFG_1 0x4140AE8
180 
181 #define mmDCORE0_RTR0_CTRL_RGL_MEM_SHIFT_0 0x4140AEC
182 
183 #define mmDCORE0_RTR0_CTRL_RGL_MEM_SHIFT_1 0x4140AF0
184 
185 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_0 0x4140AF4
186 
187 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_1 0x4140AF8
188 
189 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_2 0x4140AFC
190 
191 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_3 0x4140B00
192 
193 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_4 0x4140B04
194 
195 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_5 0x4140B08
196 
197 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_6 0x4140B0C
198 
199 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_7 0x4140B10
200 
201 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_8 0x4140B14
202 
203 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_9 0x4140B18
204 
205 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_10 0x4140B1C
206 
207 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_11 0x4140B20
208 
209 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_12 0x4140B24
210 
211 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_13 0x4140B28
212 
213 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_14 0x4140B2C
214 
215 #define mmDCORE0_RTR0_CTRL_RGL_MEM_EXPECTED_LAT_15 0x4140B30
216 
217 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_0 0x4140B34
218 
219 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_1 0x4140B38
220 
221 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_2 0x4140B3C
222 
223 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_3 0x4140B40
224 
225 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_4 0x4140B44
226 
227 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_5 0x4140B48
228 
229 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_6 0x4140B4C
230 
231 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_7 0x4140B50
232 
233 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_8 0x4140B54
234 
235 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_9 0x4140B58
236 
237 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_10 0x4140B5C
238 
239 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_11 0x4140B60
240 
241 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_12 0x4140B64
242 
243 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_13 0x4140B68
244 
245 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_14 0x4140B6C
246 
247 #define mmDCORE0_RTR0_CTRL_RGL_MEM_TOKEN_15 0x4140B70
248 
249 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_0 0x4140B74
250 
251 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_1 0x4140B78
252 
253 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_2 0x4140B7C
254 
255 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_3 0x4140B80
256 
257 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_4 0x4140B84
258 
259 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_5 0x4140B88
260 
261 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_6 0x4140B8C
262 
263 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_7 0x4140B90
264 
265 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_8 0x4140B94
266 
267 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_9 0x4140B98
268 
269 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_10 0x4140B9C
270 
271 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_11 0x4140BA0
272 
273 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_12 0x4140BA4
274 
275 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_13 0x4140BA8
276 
277 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_14 0x4140BAC
278 
279 #define mmDCORE0_RTR0_CTRL_RGL_MEM_ID_15 0x4140BB0
280 
281 #define mmDCORE0_RTR0_CTRL_RGL_MEM_WDT_0 0x4140BB4
282 
283 #define mmDCORE0_RTR0_CTRL_RGL_MEM_WDT_1 0x4140BB8
284 
285 #define mmDCORE0_RTR0_CTRL_RGL_WR_RED_CNT 0x4140BBC
286 
287 #define mmDCORE0_RTR0_CTRL_RGL_MEM_DEC_TOKEN_0 0x4140BC0
288 
289 #define mmDCORE0_RTR0_CTRL_RGL_MEM_DEC_TOKEN_1 0x4140BC4
290 
291 #endif /* ASIC_REG_DCORE0_RTR0_CTRL_REGS_H_ */
292