Home
last modified time | relevance | path

Searched refs:apb_base (Results 1 – 6 of 6) sorted by relevance

/linux-6.1.9/drivers/pci/controller/dwc/
Dpcie-keembay.c60 void __iomem *apb_base; member
96 val = readl(pcie->apb_base + PCIE_REGS_PCIE_APP_CNTRL); in keembay_pcie_ltssm_set()
101 writel(val, pcie->apb_base + PCIE_REGS_PCIE_APP_CNTRL); in keembay_pcie_ltssm_set()
109 val = readl(pcie->apb_base + PCIE_REGS_PCIE_SII_PM_STATE); in keembay_pcie_link_up()
125 ret = readl_poll_timeout(pcie->apb_base + PCIE_REGS_PCIE_PHY_STAT, in keembay_pcie_start_link()
211 writel(val, pcie->apb_base + PCIE_REGS_LJPLL_CNTRL_2); in keembay_pcie_pll_init()
215 writel(val, pcie->apb_base + PCIE_REGS_LJPLL_CNTRL_3); in keembay_pcie_pll_init()
218 writel(val, pcie->apb_base + PCIE_REGS_LJPLL_CNTRL_0); in keembay_pcie_pll_init()
220 ret = readl_poll_timeout(pcie->apb_base + PCIE_REGS_LJPLL_STA, in keembay_pcie_pll_init()
248 val = readl(pcie->apb_base + PCIE_REGS_INTERRUPT_STATUS); in keembay_pcie_msi_irq_handler()
[all …]
Dpcie-dw-rockchip.c53 void __iomem *apb_base; member
66 return readl_relaxed(rockchip->apb_base + reg); in rockchip_pcie_readl_apb()
72 writel_relaxed(val, rockchip->apb_base + reg); in rockchip_pcie_writel_apb()
238 rockchip->apb_base = devm_platform_ioremap_resource_byname(pdev, "apb"); in rockchip_pcie_resource_get()
239 if (IS_ERR(rockchip->apb_base)) in rockchip_pcie_resource_get()
240 return PTR_ERR(rockchip->apb_base); in rockchip_pcie_resource_get()
Dpcie-kirin.c457 void __iomem *apb_base; in kirin_pcie_get_resource() local
460 apb_base = devm_platform_ioremap_resource_byname(pdev, "apb"); in kirin_pcie_get_resource()
461 if (IS_ERR(apb_base)) in kirin_pcie_get_resource()
462 return PTR_ERR(apb_base); in kirin_pcie_get_resource()
464 kirin_pcie->apb = devm_regmap_init_mmio(dev, apb_base, in kirin_pcie_get_resource()
/linux-6.1.9/drivers/pci/controller/
Dpcie-rockchip.h273 void __iomem *apb_base; /* DT apb-base */ member
306 return readl(rockchip->apb_base + reg); in rockchip_pcie_read()
312 writel(val, rockchip->apb_base + reg); in rockchip_pcie_write()
Dpcie-rockchip.c48 rockchip->apb_base = in rockchip_pcie_parse_dt()
50 if (IS_ERR(rockchip->apb_base)) in rockchip_pcie_parse_dt()
51 return PTR_ERR(rockchip->apb_base); in rockchip_pcie_parse_dt()
Dpcie-rockchip-host.c108 addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + where; in rockchip_pcie_rd_own_conf()
135 addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + offset; in rockchip_pcie_wr_own_conf()
331 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1, in rockchip_pcie_host_init_port()
348 err = readl_poll_timeout(rockchip->apb_base + PCIE_CORE_CTRL, in rockchip_pcie_host_init_port()
856 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0, in rockchip_pcie_wait_l2()