Home
last modified time | relevance | path

Searched refs:_idx (Results 1 – 25 of 65) sorted by relevance

123

/linux-6.1.9/drivers/clk/starfive/
Dclk-starfive-jh7100.h30 #define JH7100_GATE(_idx, _name, _flags, _parent) [_idx] = { \ argument
37 #define JH7100__DIV(_idx, _name, _max, _parent) [_idx] = { \ argument
44 #define JH7100_GDIV(_idx, _name, _flags, _max, _parent) [_idx] = { \ argument
51 #define JH7100_FDIV(_idx, _name, _parent) [_idx] = { \ argument
58 #define JH7100__MUX(_idx, _name, _nparents, ...) [_idx] = { \ argument
65 #define JH7100_GMUX(_idx, _name, _flags, _nparents, ...) [_idx] = { \ argument
73 #define JH7100_MDIV(_idx, _name, _max, _nparents, ...) [_idx] = { \ argument
80 #define JH7100__GMD(_idx, _name, _flags, _max, _nparents, ...) [_idx] = { \ argument
88 #define JH7100__INV(_idx, _name, _parent) [_idx] = { \ argument
/linux-6.1.9/drivers/net/ethernet/intel/ice/
Dice_ptp.h221 #define GLTSYN_AUX_OUT(_chan, _idx) (GLTSYN_AUX_OUT_0(_idx) + ((_chan) * 8)) argument
222 #define GLTSYN_AUX_IN(_chan, _idx) (GLTSYN_AUX_IN_0(_idx) + ((_chan) * 8)) argument
223 #define GLTSYN_CLKO(_chan, _idx) (GLTSYN_CLKO_0(_idx) + ((_chan) * 8)) argument
224 #define GLTSYN_TGT_L(_chan, _idx) (GLTSYN_TGT_L_0(_idx) + ((_chan) * 16)) argument
225 #define GLTSYN_TGT_H(_chan, _idx) (GLTSYN_TGT_H_0(_idx) + ((_chan) * 16)) argument
226 #define GLTSYN_EVNT_L(_chan, _idx) (GLTSYN_EVNT_L_0(_idx) + ((_chan) * 16)) argument
227 #define GLTSYN_EVNT_H(_chan, _idx) (GLTSYN_EVNT_H_0(_idx) + ((_chan) * 16)) argument
/linux-6.1.9/include/linux/
Dgeneric-radix-tree.h119 #define __genradix_idx_to_offset(_radix, _idx) \ argument
120 __idx_to_offset(_idx, __genradix_obj_size(_radix))
131 #define genradix_ptr(_radix, _idx) \ argument
134 __genradix_idx_to_offset(_radix, _idx)))
147 #define genradix_ptr_alloc(_radix, _idx, _gfp) \ argument
150 __genradix_idx_to_offset(_radix, _idx), \
163 #define genradix_iter_init(_radix, _idx) \ argument
165 .pos = (_idx), \
166 .offset = __genradix_idx_to_offset((_radix), (_idx)),\
Dlinear_range.h37 #define LINEAR_RANGE_IDX(_idx, _min, _min_sel, _max_sel, _step) \ argument
38 [_idx] = LINEAR_RANGE(_min, _min_sel, _max_sel, _step)
/linux-6.1.9/tools/perf/tests/
Dfdarray.c102 #define FDA_CHECK(_idx, _fd, _revents) \ in test__fdarray__add() argument
103 if (fda->entries[_idx].fd != _fd) { \ in test__fdarray__add()
105 __LINE__, _idx, fda->entries[1].fd, _fd); \ in test__fdarray__add()
108 if (fda->entries[_idx].events != (_revents)) { \ in test__fdarray__add()
110 __LINE__, _idx, fda->entries[_idx].fd, _revents); \ in test__fdarray__add()
114 #define FDA_ADD(_idx, _fd, _revents, _nr) \ in test__fdarray__add() argument
125 FDA_CHECK(_idx, _fd, _revents) in test__fdarray__add()
/linux-6.1.9/drivers/clk/uniphier/
Dclk-uniphier.h69 #define UNIPHIER_CLK_CPUGEAR(_name, _idx, _regbase, _mask, \ argument
74 .idx = (_idx), \
83 #define UNIPHIER_CLK_FACTOR(_name, _idx, _parent, _mult, _div) \ argument
87 .idx = (_idx), \
95 #define UNIPHIER_CLK_GATE(_name, _idx, _parent, _reg, _bit) \ argument
99 .idx = (_idx), \
Dclk-uniphier-mio.c21 #define UNIPHIER_MIO_CLK_SD(_idx, ch) \ argument
61 UNIPHIER_CLK_GATE("sd" #ch, (_idx), "sd" #ch "-sel", 0x20 + 0x200 * (ch), 8)
/linux-6.1.9/drivers/usb/gadget/udc/
Dpxa27x_udc.h263 #define PXA_EP_DEF(_idx, _addr, dir, _type, maxpkt, _config, iface, altset) \ argument
266 .name = "ep" #_idx, \
267 .idx = _idx, .enabled = 0, \
272 #define PXA_EP_BULK(_idx, addr, dir, config, iface, alt) \ argument
273 PXA_EP_DEF(_idx, addr, dir, USB_ENDPOINT_XFER_BULK, BULK_FIFO_SIZE, \
275 #define PXA_EP_ISO(_idx, addr, dir, config, iface, alt) \ argument
276 PXA_EP_DEF(_idx, addr, dir, USB_ENDPOINT_XFER_ISOC, ISO_FIFO_SIZE, \
278 #define PXA_EP_INT(_idx, addr, dir, config, iface, alt) \ argument
279 PXA_EP_DEF(_idx, addr, dir, USB_ENDPOINT_XFER_INT, INT_FIFO_SIZE, \
/linux-6.1.9/include/rdma/
Duverbs_ioctl.h952 #define uverbs_get_const_signed(_to, _attrs_bundle, _idx) \ argument
956 _uverbs_get_const_signed(&_val, _attrs_bundle, _idx, \
963 #define uverbs_get_const_unsigned(_to, _attrs_bundle, _idx) \ argument
967 _uverbs_get_const_unsigned(&_val, _attrs_bundle, _idx, \
973 #define uverbs_get_const_default_signed(_to, _attrs_bundle, _idx, _default) \ argument
978 _uverbs_get_const_signed(&_val, _attrs_bundle, _idx, \
985 #define uverbs_get_const_default_unsigned(_to, _attrs_bundle, _idx, _default) \ argument
990 _uverbs_get_const_unsigned(&_val, _attrs_bundle, _idx, \
996 #define uverbs_get_const(_to, _attrs_bundle, _idx) \ argument
998 uverbs_get_const_signed(_to, _attrs_bundle, _idx) : \
[all …]
/linux-6.1.9/drivers/net/wireless/mediatek/mt7601u/
Dregs.h592 #define MT_SKEY_0(_bss, _idx) \ argument
593 (MT_SKEY_BASE_0 + (4 * (_bss) + _idx) * 32)
594 #define MT_SKEY_1(_bss, _idx) \ argument
595 (MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + _idx) * 32)
596 #define MT_SKEY(_bss, _idx) \ argument
597 ((_bss & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx))
608 #define MT_SKEY_MODE_SHIFT(_bss, _idx) (4 * ((_idx) + 4 * (_bss & 1))) argument
Dinit.c465 #define CHAN2G(_idx, _freq) { \ argument
468 .hw_value = (_idx), \
489 #define CCK_RATE(_idx, _rate) { \ argument
492 .hw_value = (MT_PHY_TYPE_CCK << 8) | _idx, \
493 .hw_value_short = (MT_PHY_TYPE_CCK << 8) | (8 + _idx), \
496 #define OFDM_RATE(_idx, _rate) { \ argument
498 .hw_value = (MT_PHY_TYPE_OFDM << 8) | _idx, \
499 .hw_value_short = (MT_PHY_TYPE_OFDM << 8) | _idx, \
/linux-6.1.9/drivers/net/wireless/mediatek/mt76/
Dmt76x02_regs.h668 #define MT_SKEY_0(_bss, _idx) (MT_SKEY_BASE_0 + (4 * (_bss) + (_idx)) * 32) argument
669 #define MT_SKEY_1(_bss, _idx) (MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + (_idx)) * 32) argument
670 #define MT_SKEY(_bss, _idx) (((_bss) & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx)) argument
678 #define MT_SKEY_MODE_SHIFT(_bss, _idx) (4 * ((_idx) + 4 * ((_bss) & 1))) argument
/linux-6.1.9/drivers/net/wireless/ath/ath9k/
Dcommon-init.c21 #define CHAN2G(_freq, _idx) { \ argument
24 .hw_value = (_idx), \
28 #define CHAN5G(_freq, _idx) { \ argument
31 .hw_value = (_idx), \
/linux-6.1.9/drivers/clk/nxp/
Dclk-lpc32xx.c189 #define LPC32XX_CLK_DEFINE(_idx, _name, _flags, ...) \ argument
190 [CLK_PREFIX(_idx)] = { \
1083 #define LPC32XX_DEFINE_FIXED(_idx, _rate) \ argument
1084 [CLK_PREFIX(_idx)] = { \
1093 #define LPC32XX_DEFINE_PLL(_idx, _name, _reg, _enable) \ argument
1094 [CLK_PREFIX(_idx)] = { \
1109 #define LPC32XX_DEFINE_MUX(_idx, _reg, _shift, _mask, _table, _flags) \ argument
1110 [CLK_PREFIX(_idx)] = { \
1130 #define LPC32XX_DEFINE_DIV(_idx, _reg, _shift, _width, _table, _flags) \ argument
1131 [CLK_PREFIX(_idx)] = { \
[all …]
/linux-6.1.9/drivers/clk/tegra/
Dclk-tegra-periph.c136 _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
143 _clk_num, _gate_flags, _clk_id, _parents##_idx, flags,\
150 _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
157 _parents##_idx, 0, _lock)
163 _parents##_idx, 0, NULL)
170 _clk_id, _parents##_idx, 0, NULL)
177 _clk_id, _parents##_idx, flags, NULL)
184 _clk_id, _parents##_idx, 0, NULL)
191 _parents##_idx, 0, NULL)
198 _parents##_idx, 0, NULL)
[all …]
/linux-6.1.9/drivers/perf/
Dapple_m1_cpu_pmu.c180 #define PMU_READ_COUNTER(_idx) \ argument
181 case _idx: return read_sysreg_s(SYS_IMP_APL_PMC## _idx ##_EL1)
183 #define PMU_WRITE_COUNTER(_val, _idx) \ argument
184 case _idx: \
185 write_sysreg_s(_val, SYS_IMP_APL_PMC## _idx ##_EL1); \
/linux-6.1.9/drivers/clk/renesas/
Dr9a06g032-clocks.c66 #define D_GATE(_idx, _n, _src, ...) \ argument
67 { .type = K_GATE, .index = R9A06G032_##_idx, \
70 #define D_MODULE(_idx, _n, _src, ...) \ argument
71 { .type = K_GATE, .index = R9A06G032_##_idx, \
74 #define D_ROOT(_idx, _n, _mul, _div) \ argument
75 { .type = K_FFC, .index = R9A06G032_##_idx, .name = _n, \
77 #define D_FFC(_idx, _n, _src, _div) \ argument
78 { .type = K_FFC, .index = R9A06G032_##_idx, \
81 #define D_DIV(_idx, _n, _src, _reg, _min, _max, ...) \ argument
82 { .type = K_DIV, .index = R9A06G032_##_idx, \
[all …]
/linux-6.1.9/include/linux/gpio/
Dmachine.h90 #define GPIO_LOOKUP_IDX(_key, _chip_hwnum, _con_id, _idx, _flags) \ argument
95 .idx = _idx, \
/linux-6.1.9/drivers/iio/adc/
Dmt6360-adc.c227 #define MT6360_ADC_CHAN(_idx, _type) { \ argument
229 .channel = MT6360_CHAN_##_idx, \
230 .scan_index = MT6360_CHAN_##_idx, \
231 .datasheet_name = #_idx, \
Dvf610_adc.c502 #define VF610_ADC_CHAN(_idx, _chan_type) { \ argument
505 .channel = (_idx), \
510 .scan_index = (_idx), \
518 #define VF610_ADC_TEMPERATURE_CHAN(_idx, _chan_type) { \ argument
520 .channel = (_idx), \
522 .scan_index = (_idx), \
Dlpc18xx_adc.c50 #define LPC18XX_ADC_CHAN(_idx) { \ argument
53 .channel = _idx, \
/linux-6.1.9/include/xen/interface/io/
Dring.h193 #define RING_GET_REQUEST(_r, _idx) \ argument
194 (&((_r)->sring->ring[((_idx) & (RING_SIZE(_r) - 1))].req))
196 #define RING_GET_RESPONSE(_r, _idx) \ argument
197 (&((_r)->sring->ring[((_idx) & (RING_SIZE(_r) - 1))].rsp))
/linux-6.1.9/drivers/regulator/
Dmax77826-regulator.c136 #define MAX77826_BUCK(_idx, _id, _ops) \ argument
147 .enable_mask = BIT(_idx * 2 + 1), \
148 .vsel_reg = MAX77826_REG_BUCK_VOUT + _idx * 2, \
/linux-6.1.9/net/mac80211/
Drc80211_minstrel_ht.h65 #define MI_RATE(_group, _idx) \ argument
67 FIELD_PREP(MI_RATE_IDX_MASK, _idx))
/linux-6.1.9/fs/adfs/
Ddir_f.c58 #define bufoff(_bh,_idx) \ argument
59 ({ int _buf = _idx >> blocksize_bits; \
60 int _off = _idx - (_buf << blocksize_bits);\

123