Home
last modified time | relevance | path

Searched refs:XCHAL_DEBUGLEVEL (Results 1 – 14 of 14) sorted by relevance

/linux-6.1.9/arch/xtensa/include/asm/
Dirqflags.h30 #if defined(CONFIG_DEBUG_MISC) && (LOCKLEVEL | TOPLEVEL) >= XCHAL_DEBUGLEVEL in arch_local_irq_save()
/linux-6.1.9/arch/xtensa/boot/boot-elf/
Dbootstrap.S61 rsil a0, XCHAL_DEBUGLEVEL-1
/linux-6.1.9/arch/xtensa/kernel/
Dentry.S72 #if defined(CONFIG_DEBUG_KERNEL) && (LOCKLEVEL | TOPLEVEL) >= XCHAL_DEBUGLEVEL
795 rsr a0, SREG_EPS + XCHAL_DEBUGLEVEL
801 rsr a2, SREG_EPC + XCHAL_DEBUGLEVEL
824 xsr a3, SREG_EXCSAVE + XCHAL_DEBUGLEVEL
879 xsr a3, SREG_EXCSAVE + XCHAL_DEBUGLEVEL
880 rfi XCHAL_DEBUGLEVEL
900 xsr a3, SREG_EXCSAVE + XCHAL_DEBUGLEVEL
901 rfi XCHAL_DEBUGLEVEL
Dsetup.c643 XCHAL_DEBUGLEVEL); in c_show()
Dtraps.c435 __asm__ __volatile__("wsr %0, excsave" __stringify(XCHAL_DEBUGLEVEL) in trap_init_debug()
Dvectors.S615 xsr a3, SREG_EXCSAVE + XCHAL_DEBUGLEVEL
/linux-6.1.9/arch/xtensa/variants/fsf/include/variant/
Dcore.h225 #define XCHAL_DEBUGLEVEL 4 /* debug interrupt level */ macro
/linux-6.1.9/arch/xtensa/variants/test_mmuhifi_c3/include/variant/
Dcore.h240 #define XCHAL_DEBUGLEVEL 2 /* debug interrupt level */ macro
/linux-6.1.9/arch/xtensa/variants/dc232b/include/variant/
Dcore.h237 #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ macro
/linux-6.1.9/arch/xtensa/variants/dc233c/include/variant/
Dcore.h285 #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ macro
/linux-6.1.9/arch/xtensa/variants/test_kc705_hifi/include/variant/
Dcore.h309 #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ macro
/linux-6.1.9/arch/xtensa/variants/csp/include/variant/
Dcore.h351 #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ macro
/linux-6.1.9/arch/xtensa/variants/test_kc705_be/include/variant/
Dcore.h352 #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ macro
/linux-6.1.9/arch/xtensa/variants/de212/include/variant/
Dcore.h370 #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ macro