/linux-6.1.9/drivers/block/paride/ |
D | bpck.c | 106 #define WR(r,v) bpck_write_regr(pi,2,r,v) macro 115 case 0: WR(4,0x40); in bpck_write_block() 118 WR(4,0); in bpck_write_block() 121 case 1: WR(4,0x50); in bpck_write_block() 124 WR(4,0x10); in bpck_write_block() 127 case 2: WR(4,0x48); in bpck_write_block() 131 WR(4,8); in bpck_write_block() 134 case 3: WR(4,0x48); in bpck_write_block() 138 WR(4,8); in bpck_write_block() 141 case 4: WR(4,0x48); in bpck_write_block() [all …]
|
D | epia.c | 104 #define WR(r,v) epia_write_regr(pi,0,r,v) macro 124 WR(0x86,8); in epia_connect() 175 case 3: if (count > 512) WR(0x84,3); in epia_read_block() 178 w2(4); WR(0x84,0); in epia_read_block() 181 case 4: if (count > 512) WR(0x84,3); in epia_read_block() 184 w2(4); WR(0x84,0); in epia_read_block() 187 case 5: if (count > 512) WR(0x84,3); in epia_read_block() 190 w2(4); WR(0x84,0); in epia_read_block() 215 case 3: if (count < 512) WR(0x84,1); in epia_write_block() 218 if (count < 512) WR(0x84,0); in epia_write_block() [all …]
|
D | epat.c | 200 #define WR(r,v) epat_write_regr(pi,2,r,v) macro 224 WR(0x8,0x12);WR(0xc,0x14);WR(0x12,0x10); in epat_connect() 225 WR(0xe,0xf);WR(0xf,4); in epat_connect() 227 WR(0xe,0xd);WR(0xf,0); in epat_connect() 241 WR(8,0x10); WR(0xc,0x14); WR(0xa,0x38); WR(0x12,0x10); in epat_connect() 273 WR(0x13,1); WR(0x13,0); WR(0xa,0x11); in epat_test_proto() 297 WR(0xa,0x38); /* read the version code */ in epat_log_adapter()
|
/linux-6.1.9/drivers/i2c/busses/ |
D | i2c-au1550.c | 44 static inline void WR(struct i2c_au1550_data *a, int r, unsigned long v) in WR() function 105 WR(adap, PSC_SMBEVNT, PSC_SMBEVNT_ALLCLR); in do_address() 108 WR(adap, PSC_SMBPCR, PSC_SMBPCR_DC); in do_address() 124 WR(adap, PSC_SMBTXRX, addr); in do_address() 125 WR(adap, PSC_SMBPCR, PSC_SMBPCR_MS); in do_address() 169 WR(adap, PSC_SMBTXRX, 0); in i2c_read() 177 WR(adap, PSC_SMBTXRX, PSC_SMBTXRX_STP); in i2c_read() 197 WR(adap, PSC_SMBTXRX, data); in i2c_write() 206 WR(adap, PSC_SMBTXRX, data); in i2c_write() 219 WR(adap, PSC_CTRL, PSC_CTRL_ENABLE); in au1550_xfer() [all …]
|
/linux-6.1.9/include/linux/ceph/ |
D | rados.h | 228 f(WRITE, __CEPH_OSD_OP(WR, DATA, 1), "write") \ 229 f(WRITEFULL, __CEPH_OSD_OP(WR, DATA, 2), "writefull") \ 230 f(TRUNCATE, __CEPH_OSD_OP(WR, DATA, 3), "truncate") \ 231 f(ZERO, __CEPH_OSD_OP(WR, DATA, 4), "zero") \ 232 f(DELETE, __CEPH_OSD_OP(WR, DATA, 5), "delete") \ 235 f(APPEND, __CEPH_OSD_OP(WR, DATA, 6), "append") \ 236 f(SETTRUNC, __CEPH_OSD_OP(WR, DATA, 8), "settrunc") \ 237 f(TRIMTRUNC, __CEPH_OSD_OP(WR, DATA, 9), "trimtrunc") \ 240 f(TMAPPUT, __CEPH_OSD_OP(WR, DATA, 11), "tmapput") \ 243 f(CREATE, __CEPH_OSD_OP(WR, DATA, 13), "create") \ [all …]
|
/linux-6.1.9/sound/soc/au1x/ |
D | ac97c.c | 77 static inline void WR(struct au1xpsc_audio_data *ctx, int reg, unsigned long v) in WR() function 103 WR(ctx, AC97_CMDRESP, CMD_IDX(r) | CMD_READ); in au1xac97c_ac97_read() 142 WR(ctx, AC97_CMDRESP, CMD_WRITE | CMD_IDX(r) | CMD_SET_DATA(v)); in au1xac97c_ac97_write() 159 WR(ctx, AC97_CONFIG, ctx->cfg | CFG_SG | CFG_SN); in au1xac97c_ac97_warm_reset() 161 WR(ctx, AC97_CONFIG, ctx->cfg | CFG_SG); in au1xac97c_ac97_warm_reset() 162 WR(ctx, AC97_CONFIG, ctx->cfg); in au1xac97c_ac97_warm_reset() 170 WR(ctx, AC97_CONFIG, ctx->cfg | CFG_RS); in au1xac97c_ac97_cold_reset() 172 WR(ctx, AC97_CONFIG, ctx->cfg); in au1xac97c_ac97_cold_reset() 267 WR(ctx, AC97_ENABLE, EN_D | EN_CE); in au1xac97c_drvprobe() 268 WR(ctx, AC97_ENABLE, EN_CE); in au1xac97c_drvprobe() [all …]
|
D | i2sc.c | 75 static inline void WR(struct au1xpsc_audio_data *ctx, int reg, unsigned long v) in WR() function 146 WR(ctx, I2S_ENABLE, EN_D | EN_CE); in au1xi2s_trigger() 147 WR(ctx, I2S_ENABLE, EN_CE); in au1xi2s_trigger() 149 WR(ctx, I2S_CFG, ctx->cfg); in au1xi2s_trigger() 154 WR(ctx, I2S_CFG, ctx->cfg); in au1xi2s_trigger() 155 WR(ctx, I2S_ENABLE, EN_D); /* power off */ in au1xi2s_trigger() 279 WR(ctx, I2S_ENABLE, EN_D); /* clock off, disable */ in au1xi2s_drvremove() 289 WR(ctx, I2S_ENABLE, EN_D); /* clock off, disable */ in au1xi2s_drvsuspend()
|
/linux-6.1.9/drivers/gpu/drm/nouveau/nvkm/subdev/fb/ |
D | gddr3.c | 73 int CL, WR, CWL, DLL = 0, ODT = 0, RON, hi; in nvkm_gddr3_calc() local 79 WR = ram->next->bios.timing_10_WR; in nvkm_gddr3_calc() 87 WR = (ram->next->bios.timing[2] & 0x007f0000) >> 16; in nvkm_gddr3_calc() 103 WR = ramxlat(ramgddr3_wr_lo, WR); in nvkm_gddr3_calc() 104 if (CL < 0 || CWL < 1 || CWL > 7 || WR < 0) in nvkm_gddr3_calc() 115 ram->mr[1] |= (WR & 0x03) << 4; in nvkm_gddr3_calc() 116 ram->mr[1] |= (WR & 0x04) << 5; in nvkm_gddr3_calc()
|
D | sddr2.c | 63 int CL, WR, DLL = 0, ODT = 0; in nvkm_sddr2_calc() local 68 WR = ram->next->bios.timing_10_WR; in nvkm_sddr2_calc() 74 WR = (ram->next->bios.timing[2] & 0x007f0000) >> 16; in nvkm_sddr2_calc() 87 WR = ramxlat(ramddr2_wr, WR); in nvkm_sddr2_calc() 88 if (CL < 0 || WR < 0) in nvkm_sddr2_calc() 92 ram->mr[0] |= (WR & 0x07) << 9; in nvkm_sddr2_calc()
|
D | sddr3.c | 72 int CWL, CL, WR, DLL = 0, ODT = 0; in nvkm_sddr3_calc() local 84 WR = ram->next->bios.timing_10_WR; in nvkm_sddr3_calc() 90 WR = (ram->next->bios.timing[2] & 0x007f0000) >> 16; in nvkm_sddr3_calc() 102 WR = ramxlat(ramddr3_wr, WR); in nvkm_sddr3_calc() 103 if (CL < 0 || CWL < 0 || WR < 0) in nvkm_sddr3_calc() 107 ram->mr[0] |= (WR & 0x07) << 9; in nvkm_sddr3_calc()
|
D | gddr5.c | 38 int WL, CL, WR, at[2], dt, ds; in nvkm_gddr5_calc() local 60 WR = (ram->next->bios.timing[2] & 0x007f0000) >> 16; in nvkm_gddr5_calc() 70 if (WL < 1 || WL > 7 || CL < 5 || CL > 36 || WR < 4 || WR > 35) in nvkm_gddr5_calc() 73 WR -= 4; in nvkm_gddr5_calc() 76 ram->mr[0] |= (WR & 0x0f) << 8; in nvkm_gddr5_calc() 118 ram->mr[8] |= (WR & 0x10) >> 3; in nvkm_gddr5_calc()
|
D | ramnv50.c | 110 timing[1] = (T(WR) + 1 + T(CWL)) << 24 | in nv50_ram_timing_calc() 176 T(WR) = ((timing[1] >> 24) & 0xff) - 1 - T(CWL); in nv50_ram_timing_read()
|
D | ramgt215.c | 375 timing[1] = (T(WR) + 1 + T(CWL)) << 24 | in gt215_ram_timing_calc()
|
/linux-6.1.9/Documentation/devicetree/bindings/display/panel/ |
D | advantech,idk-2121wr.yaml | 7 title: Advantech IDK-2121WR 21.5" Full-HD dual-LVDS panel 14 The IDK-2121WR from Advantech is a Full-HD dual-LVDS panel.
|
D | advantech,idk-1110wr.yaml | 7 title: Advantech IDK-1110WR 10.1" WSVGA LVDS Display Panel
|
/linux-6.1.9/arch/arm64/boot/dts/renesas/ |
D | r8a774e1-hihope-rzg2h-ex-idk-1110wr.dts | 4 * to an Advantech IDK-1110WR 10.1" LVDS panel
|
D | r8a774a1-hihope-rzg2m-rev2-ex-idk-1110wr.dts | 4 * Advantech IDK-1110WR 10.1" LVDS panel
|
D | r8a774b1-hihope-rzg2n-ex-idk-1110wr.dts | 4 * to an Advantech IDK-1110WR 10.1" LVDS panel
|
D | r8a774a1-hihope-rzg2m-ex-idk-1110wr.dts | 4 * to an Advantech IDK-1110WR 10.1" LVDS panel
|
D | r8a774b1-hihope-rzg2n-rev2-ex-idk-1110wr.dts | 4 * to an Advantech IDK-1110WR 10.1" LVDS panel
|
D | r8a774c0-ek874-idk-2121wr.dts | 4 * connected to an Advantech IDK-2121WR 21.5" LVDS panel
|
/linux-6.1.9/Documentation/spi/ |
D | spidev.rst | 122 return (RD) or assign (WR) the SPI transfer mode. Use the constants 131 which will return (RD) or assign (WR) the full SPI transfer mode, 136 which will return (RD) or assign (WR) the bit justification used to 144 a byte which will return (RD) or assign (WR) the number of bits in 149 u32 which will return (RD) or assign (WR) the maximum SPI transfer
|
/linux-6.1.9/drivers/infiniband/ulp/rtrs/ |
D | README | 150 SEND_WITH_IMM WR, client When it recived new rkey message, it validates 193 SEND_WITH_IMM WR, client When it recived new rkey message, it validates
|
/linux-6.1.9/Documentation/driver-api/surface_aggregator/clients/ |
D | cdev.rst | 77 - ``WR``
|
/linux-6.1.9/Documentation/filesystems/ |
D | affs.rst | 222 rm /wb/WR*
|