Searched refs:SCLK (Results 1 – 24 of 24) sorted by relevance
/linux-6.1.9/drivers/spi/ |
D | spi-lm70llp.c | 66 #define SCLK 0x40 macro 116 parport_write_data(pp->port, data | SCLK); in clkHigh() 123 parport_write_data(pp->port, data & ~SCLK); in clkLow()
|
/linux-6.1.9/Documentation/devicetree/bindings/iio/resolver/ |
D | adi,ad2s90.yaml | 27 application of SCLK, as also specified. And since the delay is not 28 implemented in the spi code, to satisfy it, SCLK's period should be at
|
/linux-6.1.9/Documentation/devicetree/bindings/sound/ |
D | pcm512x.txt | 19 - clocks : A clock specifier for the clock connected as SCLK. If this 27 external connection from the pll-out pin to the SCLK pin is assumed.
|
D | cs35l34.txt | 45 SCLK. Otherwise, data is on the falling edge of SCLK.
|
D | sgtl5000.yaml | 68 The SCLK pad strength. Possible values are: 0, 1, 2 and 3 as per the
|
/linux-6.1.9/include/dt-bindings/clock/ |
D | microchip,pic32-clock.h | 18 #define SCLK 7 macro
|
/linux-6.1.9/Documentation/devicetree/bindings/spi/ |
D | spi_oc_tiny.txt | 9 the input clock to SCLK.
|
D | spi-rockchip.yaml | 71 Nano seconds to delay after the SCLK edge before sampling Rx data
|
/linux-6.1.9/Documentation/hwmon/ |
D | lm70.rst | 45 the driver accesses the LM70 using SPI communication: 16 SCLK cycles
|
/linux-6.1.9/drivers/clk/microchip/ |
D | clk-pic32mzda.c | 210 clks[SCLK] = pic32_sys_clk_register(&sys_mux_clk, core); in pic32mzda_clk_probe()
|
/linux-6.1.9/Documentation/spi/ |
D | spi-lm70llp.rst | 45 D6 8 --> SCLK 3
|
D | spi-summary.rst | 184 physical SPI bus segment, with SCLK, MOSI, and MISO.
|
/linux-6.1.9/drivers/scsi/sym53c8xx_2/ |
D | sym_defs.h | 268 #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ macro
|
D | sym_hipd.c | 446 OUTB(np, nc_stest1, SCLK); /* Use the PCI clock as SCSI clock */
|
/linux-6.1.9/Documentation/input/devices/ |
D | amijoy.rst | 102 the rising edge of SCLK. MLD output is used to parallel load
|
/linux-6.1.9/arch/arm/boot/dts/ |
D | armada-385-turris-omnia.dts | 558 /* MISO, MOSI, SCLK and CS2 are routed to pin header CN11 */
|
/linux-6.1.9/drivers/scsi/ |
D | ncr53c8xx.h | 791 #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ macro
|
/linux-6.1.9/drivers/gpu/drm/amd/pm/swsmu/smu12/ |
D | renoir_ppt.c | 117 CLK_MAP(SCLK, CLOCK_GFXCLK),
|
/linux-6.1.9/drivers/gpu/drm/amd/pm/swsmu/smu13/ |
D | smu_v13_0_7_ppt.c | 131 CLK_MAP(SCLK, PPCLK_GFXCLK),
|
D | aldebaran_ppt.c | 160 CLK_MAP(SCLK, PPCLK_GFXCLK),
|
D | smu_v13_0_0_ppt.c | 153 CLK_MAP(SCLK, PPCLK_GFXCLK),
|
/linux-6.1.9/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
D | arcturus_ppt.c | 166 CLK_MAP(SCLK, PPCLK_GFXCLK),
|
D | navi10_ppt.c | 151 CLK_MAP(SCLK, PPCLK_GFXCLK),
|
D | sienna_cichlid_ppt.c | 162 CLK_MAP(SCLK, PPCLK_GFXCLK),
|