Home
last modified time | relevance | path

Searched refs:PLL_CPLL (Results 1 – 25 of 30) sorted by relevance

12

/linux-6.1.9/include/dt-bindings/clock/
Drk3188-cru-common.h13 #define PLL_CPLL 3 macro
Drk3128-cru.h13 #define PLL_CPLL 3 macro
Drk3228-cru.h13 #define PLL_CPLL 3 macro
Drk3288-cru.h13 #define PLL_CPLL 3 macro
Drk3328-cru.h13 #define PLL_CPLL 3 macro
Drk3368-cru.h13 #define PLL_CPLL 4 macro
Dpx30-cru.h9 #define PLL_CPLL 3 macro
Drockchip,rv1126-cru.h67 #define PLL_CPLL 3 macro
Drk3399-cru.h14 #define PLL_CPLL 4 macro
Drk3568-cru.h72 #define PLL_CPLL 3 macro
/linux-6.1.9/drivers/clk/rockchip/
Dclk-rk3188.c220 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
231 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
Dclk-rk3128.c163 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
Dclk-rk3228.c173 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
Dclk-rk3328.c221 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
Dclk-rk3368.c136 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3368_PLL_CON(12),
Dclk-rk3288.c230 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
Dclk-px30.c191 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
Dclk-rv1126.c202 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
/linux-6.1.9/arch/arm64/boot/dts/rockchip/
Drk3368-r88.dts215 assigned-clock-parents = <&cru PLL_CPLL>;
Drk3326-odroid-go2.dts255 <&cru PLL_CPLL>;
Drk3399-gru-scarlet.dtsi369 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
Drk3399-gru.dtsi353 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
/linux-6.1.9/arch/arm/boot/dts/
Drk3188-bqedison2qc.dts227 assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>,
Drk3066a.dtsi210 assigned-clocks = <&cru PLL_CPLL>, <&cru PLL_GPLL>,
Drk322x.dtsi494 <&cru PLL_CPLL>, <&cru ACLK_PERI>,

12