/linux-6.1.9/include/dt-bindings/clock/ |
D | rk3188-cru-common.h | 13 #define PLL_CPLL 3 macro
|
D | rk3128-cru.h | 13 #define PLL_CPLL 3 macro
|
D | rk3228-cru.h | 13 #define PLL_CPLL 3 macro
|
D | rk3288-cru.h | 13 #define PLL_CPLL 3 macro
|
D | rk3328-cru.h | 13 #define PLL_CPLL 3 macro
|
D | rk3368-cru.h | 13 #define PLL_CPLL 4 macro
|
D | px30-cru.h | 9 #define PLL_CPLL 3 macro
|
D | rockchip,rv1126-cru.h | 67 #define PLL_CPLL 3 macro
|
D | rk3399-cru.h | 14 #define PLL_CPLL 4 macro
|
D | rk3568-cru.h | 72 #define PLL_CPLL 3 macro
|
/linux-6.1.9/drivers/clk/rockchip/ |
D | clk-rk3188.c | 220 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8), 231 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
|
D | clk-rk3128.c | 163 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
|
D | clk-rk3228.c | 173 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
|
D | clk-rk3328.c | 221 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
|
D | clk-rk3368.c | 136 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3368_PLL_CON(12),
|
D | clk-rk3288.c | 230 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
|
D | clk-px30.c | 191 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
|
D | clk-rv1126.c | 202 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
|
/linux-6.1.9/arch/arm64/boot/dts/rockchip/ |
D | rk3368-r88.dts | 215 assigned-clock-parents = <&cru PLL_CPLL>;
|
D | rk3326-odroid-go2.dts | 255 <&cru PLL_CPLL>;
|
D | rk3399-gru-scarlet.dtsi | 369 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
|
D | rk3399-gru.dtsi | 353 <&cru PLL_GPLL>, <&cru PLL_CPLL>,
|
/linux-6.1.9/arch/arm/boot/dts/ |
D | rk3188-bqedison2qc.dts | 227 assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>,
|
D | rk3066a.dtsi | 210 assigned-clocks = <&cru PLL_CPLL>, <&cru PLL_GPLL>,
|
D | rk322x.dtsi | 494 <&cru PLL_CPLL>, <&cru ACLK_PERI>,
|