Home
last modified time | relevance | path

Searched refs:PCLK_PWM0 (Results 1 – 13 of 13) sorted by relevance

/linux-6.1.9/include/dt-bindings/clock/
Drk3308-cru.h185 #define PCLK_PWM0 206 macro
Drk3368-cru.h134 #define PCLK_PWM0 350 macro
Dpx30-cru.h162 #define PCLK_PWM0 339 macro
Drockchip,rv1126-cru.h48 #define PCLK_PWM0 35 macro
Drk3568-cru.h61 #define PCLK_PWM0 48 macro
/linux-6.1.9/arch/arm64/boot/dts/rockchip/
Drk3308.dtsi491 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
502 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
513 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
524 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
Drk356x.dtsi460 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
471 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
482 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
493 clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
Dpx30.dtsi643 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
654 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
665 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
676 clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
/linux-6.1.9/drivers/clk/rockchip/
Dclk-rk3368.c704 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 0, GFLAGS),
Dclk-px30.c856 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 15, GFLAGS),
Dclk-rk3308.c874 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 3, GFLAGS),
Dclk-rv1126.c313 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
Dclk-rk3568.c1505 GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,