Home
last modified time | relevance | path

Searched refs:INTEL_ARCH_EVENT_MASK (Results 1 – 4 of 4) sorted by relevance

/linux-6.1.9/arch/x86/events/
Dperf_event.h97 ((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING) && in is_metric_event()
98 ((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX); in is_metric_event()
103 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS; in is_slots_event()
435 INTEL_ARCH_EVENT_MASK)
441 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
449 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
452 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
456 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
460 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
464 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
[all …]
/linux-6.1.9/arch/x86/include/asm/
Dperf_event.h50 #define INTEL_ARCH_EVENT_MASK \ macro
/linux-6.1.9/arch/x86/events/intel/
Dcore.c3175 event->hw.config &= ~INTEL_ARCH_EVENT_MASK; in intel_fixup_er()
3179 event->hw.config &= ~INTEL_ARCH_EVENT_MASK; in intel_fixup_er()
3829 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == X86_CONFIG(.event=0xcd, .umask=0x01); in is_mem_loads_event()
3834 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == X86_CONFIG(.event=0x03, .umask=0x82); in is_mem_loads_aux_event()
3867 if ((event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_FIXED_VLBR_EVENT) in intel_pmu_hw_config()
4360 if ((event->hw.config & INTEL_ARCH_EVENT_MASK) == in bdw_limit_period()
Dds.c1154 ((attr->config & INTEL_ARCH_EVENT_MASK) == in pebs_update_adaptive_cfg()