Searched refs:DP_TRAIN_PRE_EMPHASIS_MASK (Results 1 – 9 of 9) sorted by relevance
234 pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]); in amdgpu_atombios_dp_get_adjust_train()661 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >> in amdgpu_atombios_dp_link_train_cr()714 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) in amdgpu_atombios_dp_link_train_ce()
792 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { in vlv_set_signal_levels()878 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { in chv_set_signal_levels()972 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { in g4x_signal_levels()1015 DP_TRAIN_PRE_EMPHASIS_MASK); in snb_cpu_edp_signal_levels()1063 DP_TRAIN_PRE_EMPHASIS_MASK); in ivb_cpu_edp_signal_levels()
211 switch (preemph & DP_TRAIN_PRE_EMPHASIS_MASK) { in dp_voltage_max()514 ((train_set) & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT, \608 u8 p = (train_set_lane & DP_TRAIN_PRE_EMPHASIS_MASK) >> in intel_dp_lane_max_vswing_reached()
1343 DP_TRAIN_PRE_EMPHASIS_MASK); in intel_ddi_dp_level()
288 pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]); in dp_get_adjust_train()727 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >> in radeon_dp_link_train_cr()778 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) in radeon_dp_link_train_ce()
593 # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3) macro
1293 if (p == DP_TRAIN_PRE_EMPHASIS_MASK) in cdv_intel_get_adjust_train()1411 premph = ((signal_level & DP_TRAIN_PRE_EMPHASIS_MASK)) >> in cdv_intel_dp_set_vswing_premph()
667 opts.dp.pre[0] = (train & DP_TRAIN_PRE_EMPHASIS_MASK) in zynqmp_dp_update_vs_emph()
1138 same_pre = (before_cr[i] & DP_TRAIN_PRE_EMPHASIS_MASK) == in cdns_mhdp_validate_cr()