Searched refs:CSR5 (Results 1 – 12 of 12) sorted by relevance
/linux-6.1.9/drivers/net/ethernet/dec/tulip/ |
D | interrupt.c | 93 if(((ioread32(tp->base_addr + CSR5)>>17)&0x07) == 4) { in tulip_refill_rx() 135 if (ioread32(tp->base_addr + CSR5) == 0xffffffff) { in tulip_poll() 140 iowrite32((RxIntr | RxNoBuf), tp->base_addr + CSR5); in tulip_poll() 280 } while ((ioread32(tp->base_addr + CSR5) & RxIntr)); in tulip_poll() 544 csr5 = ioread32(ioaddr + CSR5); in tulip_interrupt() 571 iowrite32(csr5 & 0x0001ff3f, ioaddr + CSR5); in tulip_interrupt() 575 iowrite32(csr5 & 0x0001ffff, ioaddr + CSR5); in tulip_interrupt() 587 csr5, ioread32(ioaddr + CSR5)); in tulip_interrupt() 726 iowrite32(0x0800f7ba, ioaddr + CSR5); in tulip_interrupt() 745 iowrite32(0x8001ffff, ioaddr + CSR5); in tulip_interrupt() [all …]
|
D | pnic.c | 61 if (ioread32(ioaddr + CSR5) & TPLnkFail) { in pnic_lnk_change() 75 } else if (ioread32(ioaddr + CSR5) & TPLnkPass) { in pnic_lnk_change() 112 int csr5 = ioread32(ioaddr + CSR5); in pnic_timer() 129 ioread32(ioaddr + CSR5), in pnic_timer()
|
D | xircom_cb.c | 53 #define CSR5 0x28 macro 333 status = xr32(CSR5); in xircom_interrupt() 363 xw32(CSR5, status); in xircom_interrupt() 645 val = xr32(CSR5); /* Status register */ in link_status_changed() 652 xw32(CSR5, val); in link_status_changed() 666 if (!(xr32(CSR5) & (7 << 20))) /* transmitter disabled */ in transmit_active() 680 if (!(xr32(CSR5) & (7 << 17))) /* receiver disabled */ in receive_active()
|
D | tulip.h | 111 CSR5 = 0x28, enumerator 542 while (--i && (ioread32(ioaddr + CSR5) & (CSR5_TS|CSR5_RS))) in tulip_stop_rxtx() 547 ioread32(ioaddr + CSR5), in tulip_stop_rxtx()
|
D | tulip_core.c | 434 iowrite32(ioread32(ioaddr+CSR5)| 0x00008010, ioaddr + CSR5); in tulip_up() 442 } else if (ioread32(ioaddr + CSR5) & TPLnkPass) in tulip_up() 480 iowrite32(tulip_tbl[tp->chip_id].valid_intrs, ioaddr + CSR5); in tulip_up() 488 ioread32(ioaddr + CSR5), in tulip_up() 544 ioread32(ioaddr + CSR5), ioread32(ioaddr + CSR12), in tulip_tx_timeout() 553 (int)ioread32(ioaddr + CSR5), in tulip_tx_timeout() 560 ioread32(ioaddr + CSR5), ioread32(ioaddr + CSR12)); in tulip_tx_timeout() 830 ioread32 (ioaddr + CSR5)); in tulip_close()
|
D | timer.c | 30 ioread32(ioaddr + CSR5), ioread32(ioaddr + CSR6), in tulip_media_task()
|
D | 21142.c | 207 ioread32(ioaddr + CSR5)); in t21142_lnk_change()
|
/linux-6.1.9/drivers/net/wireless/ralink/rt2x00/ |
D | rt2400pci.h | 92 #define CSR5 0x0014 macro
|
D | rt2500pci.h | 103 #define CSR5 0x0014 macro
|
D | rt2400pci.c | 307 rt2x00mmio_register_multiwrite(rt2x00dev, CSR5, in rt2400pci_config_intf()
|
D | rt2500pci.c | 313 rt2x00mmio_register_multiwrite(rt2x00dev, CSR5, in rt2500pci_config_intf()
|
/linux-6.1.9/drivers/net/ethernet/amd/ |
D | pcnet32.c | 204 #define CSR5 5 macro 689 csr5 = a->read_csr(ioaddr, CSR5); in pcnet32_suspend() 690 a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND); in pcnet32_suspend() 694 while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) { in pcnet32_suspend() 713 int csr5 = lp->a->read_csr(ioaddr, CSR5); in pcnet32_clr_suspend() 715 lp->a->write_csr(ioaddr, CSR5, csr5 & ~CSR5_SUSPEND); in pcnet32_clr_suspend()
|