Home
last modified time | relevance | path

Searched refs:CLK_TOP_CSW_MUX_MFG_SEL (Results 1 – 2 of 2) sorted by relevance

/linux-6.1.9/include/dt-bindings/clock/
Dmt8167-clk.h55 #define CLK_TOP_CSW_MUX_MFG_SEL (CLK_TOP_NR_CLK + 31) macro
/linux-6.1.9/drivers/clk/mediatek/
Dclk-mt8167.c532 MUX(CLK_TOP_CSW_MUX_MFG_SEL, "csw_mux_mfg_sel", csw_mux_mfg_parents,