Searched refs:APMU_CCIC1 (Results 1 – 2 of 2) sorted by relevance
/linux-6.1.9/drivers/clk/mmp/ |
D | clk-mmp2.c | 49 #define APMU_CCIC1 0xf4 macro 430 apmu_base + APMU_CCIC1, 6, 2, 0, &clk_lock); in mmp2_clk_init() 434 CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1, in mmp2_clk_init() 439 apmu_base + APMU_CCIC1, 0x1b, &clk_lock); in mmp2_clk_init() 443 apmu_base + APMU_CCIC1, 0x24, &clk_lock); in mmp2_clk_init() 447 CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1, in mmp2_clk_init() 452 apmu_base + APMU_CCIC1, 0x300, &clk_lock); in mmp2_clk_init()
|
D | clk-of-mmp2.c | 60 #define APMU_CCIC1 0xf4 macro 351 {0, "ccic1_sphy_div", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 10, 5, 0, &ccic1_lock}, 376 …{MMP2_CLK_CCIC1, "ccic1_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x1b, 0x1b, 0x0, 0… 377 …{MMP2_CLK_CCIC1_PHY, "ccic1_phy_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x24, 0x24… 378 …{MMP2_CLK_CCIC1_SPHY, "ccic1_sphy_clk", "ccic1_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x300, … 411 ccic1_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC1; in mmp2_axi_periph_clk_init()
|