Searched refs:v2_1 (Results 1 – 7 of 7) sorted by relevance
203 const struct rlc_firmware_header_v2_1 *v2_1 = in amdgpu_ucode_print_rlc_hdr() local206 le32_to_cpu(v2_1->reg_list_format_direct_reg_list_length)); in amdgpu_ucode_print_rlc_hdr()208 le32_to_cpu(v2_1->save_restore_list_cntl_ucode_ver)); in amdgpu_ucode_print_rlc_hdr()210 le32_to_cpu(v2_1->save_restore_list_cntl_feature_ver)); in amdgpu_ucode_print_rlc_hdr()212 le32_to_cpu(v2_1->save_restore_list_cntl_size_bytes)); in amdgpu_ucode_print_rlc_hdr()214 le32_to_cpu(v2_1->save_restore_list_cntl_offset_bytes)); in amdgpu_ucode_print_rlc_hdr()216 le32_to_cpu(v2_1->save_restore_list_gpm_ucode_ver)); in amdgpu_ucode_print_rlc_hdr()218 le32_to_cpu(v2_1->save_restore_list_gpm_feature_ver)); in amdgpu_ucode_print_rlc_hdr()220 le32_to_cpu(v2_1->save_restore_list_gpm_size_bytes)); in amdgpu_ucode_print_rlc_hdr()222 le32_to_cpu(v2_1->save_restore_list_gpm_offset_bytes)); in amdgpu_ucode_print_rlc_hdr()[all …]
523 SET_DCE_CLOCK_PS_ALLOCATION_V2_1 v2_1; member545 args.v2_1.asParam.ulDCEClkFreq = cpu_to_le32(freq); /* 10kHz units */ in amdgpu_atombios_crtc_set_dce_clock()546 args.v2_1.asParam.ucDCEClkType = clk_type; in amdgpu_atombios_crtc_set_dce_clock()547 args.v2_1.asParam.ucDCEClkSrc = clk_src; in amdgpu_atombios_crtc_set_dce_clock()549 ret_freq = le32_to_cpu(args.v2_1.asParam.ulDCEClkFreq) * 10; in amdgpu_atombios_crtc_set_dce_clock()
253 struct rlc_firmware_header_v2_1 v2_1; member
1406 struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1; member1440 if (module_index < vram_info->v2_1.ucNumOfVRAMModule) { in amdgpu_atombios_init_mc_reg_table()1443 ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset)); in amdgpu_atombios_init_mc_reg_table()
318 const struct smc_firmware_header_v2_1 *v2_1; in smu_v11_0_set_pptable_v2_1() local323 v2_1 = (const struct smc_firmware_header_v2_1 *) adev->pm.fw->data; in smu_v11_0_set_pptable_v2_1()325 ((uint8_t *)v2_1 + le32_to_cpu(v2_1->pptable_entry_offset)); in smu_v11_0_set_pptable_v2_1()326 pptable_count = le32_to_cpu(v2_1->pptable_count); in smu_v11_0_set_pptable_v2_1()329 *table = ((uint8_t *)v2_1 + le32_to_cpu(entries[i].ppt_offset_bytes)); in smu_v11_0_set_pptable_v2_1()
362 const struct smc_firmware_header_v2_1 *v2_1; in smu_v13_0_set_pptable_v2_1() local367 v2_1 = (const struct smc_firmware_header_v2_1 *) adev->pm.fw->data; in smu_v13_0_set_pptable_v2_1()369 ((uint8_t *)v2_1 + le32_to_cpu(v2_1->pptable_entry_offset)); in smu_v13_0_set_pptable_v2_1()370 pptable_count = le32_to_cpu(v2_1->pptable_count); in smu_v13_0_set_pptable_v2_1()373 *table = ((uint8_t *)v2_1 + le32_to_cpu(entries[i].ppt_offset_bytes)); in smu_v13_0_set_pptable_v2_1()
3814 struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1; member3877 if (module_index < vram_info->v2_1.ucNumOfVRAMModule) { in radeon_atom_get_memory_info()3879 (ATOM_VRAM_MODULE_V7 *)vram_info->v2_1.aVramInfo; in radeon_atom_get_memory_info()4002 if (module_index < vram_info->v2_1.ucNumOfVRAMModule) { in radeon_atom_init_mc_reg_table()4005 ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset)); in radeon_atom_init_mc_reg_table()