Home
last modified time | relevance | path

Searched refs:mmSDMA0_RLC0_RB_RPTR_ADDR_HI (Results 1 – 16 of 16) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/amdgpu/
Damdgpu_amdkfd_arcturus.c180 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI, in kgd_arcturus_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v7.c283 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI, in kgd_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v8.c306 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI, in kgd_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v10.c429 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI, in kgd_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v9.c441 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI, in kgd_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v10_3.c416 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI, in hqd_sdma_load_v10_3()
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/sdma0/
Dsdma0_4_1_offset.h306 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI macro
Dsdma0_4_0_offset.h394 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI 0x0148 macro
Dsdma0_4_2_2_offset.h394 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI macro
Dsdma0_4_2_offset.h390 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI macro
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/oss/
Doss_2_4_d.h222 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI 0x3508 macro
Doss_3_0_1_d.h261 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI 0x3508 macro
Doss_2_0_d.h276 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI 0x3508 macro
Doss_3_0_d.h383 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI 0x3508 macro
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_10_1_0_offset.h386 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI macro
Dgc_10_3_0_offset.h382 #define mmSDMA0_RLC0_RB_RPTR_ADDR_HI macro