Searched refs:mmSDMA0_GFX_RB_BASE_HI (Results 1 – 16 of 16) sorted by relevance
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/sdma0/ |
D | sdma0_4_1_offset.h | 208 #define mmSDMA0_GFX_RB_BASE_HI … macro
|
D | sdma0_4_0_offset.h | 212 #define mmSDMA0_GFX_RB_BASE_HI 0x0082 macro
|
D | sdma0_4_2_2_offset.h | 212 #define mmSDMA0_GFX_RB_BASE_HI … macro
|
D | sdma0_4_2_offset.h | 208 #define mmSDMA0_GFX_RB_BASE_HI … macro
|
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/oss/ |
D | oss_2_4_d.h | 189 #define mmSDMA0_GFX_RB_BASE_HI 0x3482 macro
|
D | oss_3_0_1_d.h | 216 #define mmSDMA0_GFX_RB_BASE_HI 0x3482 macro
|
D | oss_2_0_d.h | 248 #define mmSDMA0_GFX_RB_BASE_HI 0x3482 macro
|
D | oss_3_0_d.h | 341 #define mmSDMA0_GFX_RB_BASE_HI 0x3482 macro
|
/linux-5.19.10/drivers/gpu/drm/amd/amdgpu/ |
D | sdma_v2_4.c | 463 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40); in sdma_v2_4_gfx_resume()
|
D | cik_sdma.c | 485 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40); in cik_sdma_gfx_resume()
|
D | sdma_v3_0.c | 702 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40); in sdma_v3_0_gfx_resume()
|
D | sdma_v5_2.c | 667 …WREG32_SOC15_IP(GC, sdma_v5_2_get_reg_offset(adev, i, mmSDMA0_GFX_RB_BASE_HI), ring->gpu_addr >> 4… in sdma_v5_2_gfx_resume()
|
D | sdma_v5_0.c | 767 WREG32_SOC15_IP(GC, sdma_v5_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_BASE_HI), in sdma_v5_0_gfx_resume()
|
D | sdma_v4_0.c | 1201 WREG32_SDMA(i, mmSDMA0_GFX_RB_BASE_HI, ring->gpu_addr >> 40); in sdma_v4_0_gfx_resume()
|
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gc/ |
D | gc_10_1_0_offset.h | 206 #define mmSDMA0_GFX_RB_BASE_HI … macro
|
D | gc_10_3_0_offset.h | 192 #define mmSDMA0_GFX_RB_BASE_HI … macro
|