Home
last modified time | relevance | path

Searched refs:mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX (Results 1 – 6 of 6) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/mmhub/
Dmmhub_1_0_offset.h1899 #define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX macro
Dmmhub_9_1_offset.h1931 #define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX macro
Dmmhub_9_3_0_offset.h1919 #define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX macro
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_0_offset.h1651 #define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX macro
Dgc_9_1_offset.h1670 #define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX macro
Dgc_9_2_1_offset.h1608 #define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_BASE_IDX macro