Home
last modified time | relevance | path

Searched refs:mmMC_SEQ_WR_CTL_2 (Results 1 – 6 of 6) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gmc/
Dgmc_6_0_d.h1001 #define mmMC_SEQ_WR_CTL_2 0x0AD5 macro
Dgmc_7_1_d.h645 #define mmMC_SEQ_WR_CTL_2 0xad5 macro
Dgmc_8_1_d.h749 #define mmMC_SEQ_WR_CTL_2 0xad5 macro
/linux-5.19.10/drivers/gpu/drm/amd/pm/powerplay/smumgr/
Diceland_smumgr.c2455 case mmMC_SEQ_WR_CTL_2: in iceland_check_s0_mc_reg_index()
2635 …register(hwmgr->device, mmMC_SEQ_WR_CTL_2_LP, cgs_read_register(hwmgr->device, mmMC_SEQ_WR_CTL_2)); in iceland_initialize_mc_reg_table()
Dci_smumgr.c2529 case mmMC_SEQ_WR_CTL_2: in ci_check_s0_mc_reg_index()
2709 …register(hwmgr->device, mmMC_SEQ_WR_CTL_2_LP, cgs_read_register(hwmgr->device, mmMC_SEQ_WR_CTL_2)); in ci_initialize_mc_reg_table()
Dtonga_smumgr.c2918 case mmMC_SEQ_WR_CTL_2: in tonga_check_s0_mc_reg_index()
3120 cgs_read_register(hwmgr->device, mmMC_SEQ_WR_CTL_2)); in tonga_initialize_mc_reg_table()