Home
last modified time | relevance | path

Searched refs:mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX (Results 1 – 7 of 7) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_2_0_3_offset.h2593 #define mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX macro
Ddcn_3_0_1_offset.h4803 #define mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX macro
Ddcn_1_0_offset.h4524 #define mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX macro
Ddcn_2_1_0_offset.h4573 #define mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX macro
Ddcn_3_0_2_offset.h5339 #define mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX macro
Ddcn_2_0_0_offset.h5511 #define mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX macro
Ddcn_3_0_0_offset.h5385 #define mmDSCL2_DSCL_MEM_PWR_STATUS_BASE_IDX macro