Searched refs:level1 (Results 1 – 8 of 8) sorted by relevance
794 u32 level1; in mtu3_irq() local799 level1 = mtu3_readl(mtu->mac_base, U3D_LV1ISR); in mtu3_irq()800 level1 &= mtu3_readl(mtu->mac_base, U3D_LV1IER); in mtu3_irq()802 if (level1 & EP_CTRL_INTR) in mtu3_irq()805 if (level1 & MAC2_INTR) in mtu3_irq()808 if (level1 & MAC3_INTR) in mtu3_irq()811 if (level1 & BMU_INTR) in mtu3_irq()814 if (level1 & QMU_INTR) in mtu3_irq()
50 struct irdma_pble_info level1; member
406 struct irdma_pble_info *lvl1 = &palloc->level1; in get_lvl1_pble()507 &palloc->level1.chunkinfo); in irdma_free_pble()
2291 arr = palloc->level1.addr; in irdma_check_mr_contiguous()2335 pinfo = (level == PBLE_LEVEL_1) ? &palloc->level1 : in irdma_setup_pbles()2383 arr = palloc->level1.addr; in irdma_handle_q_mem()2401 hmc_p->idx = palloc->level1.idx; in irdma_handle_q_mem()2403 hmc_p->idx = palloc->level1.idx + req->sq_pages; in irdma_handle_q_mem()2421 hmc_p->idx = palloc->level1.idx; in irdma_handle_q_mem()2647 pbl = palloc->level1.addr; in irdma_set_page()2708 stag_info->first_pm_pbl_index = palloc->level1.idx; in irdma_hwreg_mr()3204 stag_info.reg_addr_pa = *palloc->level1.addr; in irdma_post_send()3205 stag_info.first_pm_pbl_index = palloc->level1.idx; in irdma_post_send()
585 dma_addr_t *pg_arr = (dma_addr_t *)aeq->palloc.level1.addr; in irdma_destroy_virt_aeq()1315 pg_arr = (dma_addr_t *)aeq->palloc.level1.addr; in irdma_create_virt_aeq()1363 info.first_pm_pbl_idx = aeq->palloc.level1.idx; in irdma_create_aeq()
319 lda [%g1] ASI_M_BYPASS, %g2 ! get level1 entry for 0x0343 lda [%g1] ASI_M_BYPASS, %g2 ! get level1 entry for 0x0
94 ldr r12, omap_ih1_base @ set pointer to level1 handler
3464 int level1 = 0, level2 = 0; in ilk_find_best_result() local3468 level1 = level; in ilk_find_best_result()3473 if (level1 == level2) { in ilk_find_best_result()3478 } else if (level1 > level2) { in ilk_find_best_result()