Home
last modified time | relevance | path

Searched refs:dram_type (Results 1 – 13 of 13) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/ast/
Dast_main.c306 ast->dram_type = AST_DRAM_1Gx16; in ast_get_dram_info()
322 ast->dram_type = AST_DRAM_1Gx16; in ast_get_dram_info()
326 ast->dram_type = AST_DRAM_2Gx16; in ast_get_dram_info()
329 ast->dram_type = AST_DRAM_4Gx16; in ast_get_dram_info()
332 ast->dram_type = AST_DRAM_8Gx16; in ast_get_dram_info()
338 ast->dram_type = AST_DRAM_512Mx16; in ast_get_dram_info()
342 ast->dram_type = AST_DRAM_1Gx16; in ast_get_dram_info()
345 ast->dram_type = AST_DRAM_2Gx16; in ast_get_dram_info()
348 ast->dram_type = AST_DRAM_4Gx16; in ast_get_dram_info()
355 ast->dram_type = AST_DRAM_512Mx16; in ast_get_dram_info()
[all …]
Dast_post.c318 if (ast->dram_type == AST_DRAM_1Gx16) in ast_init_dram_reg()
320 else if (ast->dram_type == AST_DRAM_1Gx32) in ast_init_dram_reg()
404 u32 dram_type; member
1628 param.dram_type = AST_DDR3; in ast_post_chip_2300()
1631 param.dram_type = AST_DDR2; in ast_post_chip_2300()
1666 if (param.dram_type == AST_DDR3) { in ast_post_chip_2300()
Dast_drv.h175 uint32_t dram_type; member
/linux-5.19.10/drivers/memory/tegra/
Dtegra210-emc-cc-r21021.c619 u32 value, dram_type; in tegra210_emc_r21021_set_clock() local
631 dram_type = value >> EMC_FBIO_CFG5_DRAM_TYPE_SHIFT; in tegra210_emc_r21021_set_clock()
638 dram_type == DRAM_TYPE_LPDDR4) in tegra210_emc_r21021_set_clock()
641 if (dram_type == DRAM_TYPE_DDR3) in tegra210_emc_r21021_set_clock()
645 (dram_type == DRAM_TYPE_LPDDR2)) in tegra210_emc_r21021_set_clock()
677 emc_dbg(emc, INFO, "DRAM type = %d\n", dram_type); in tegra210_emc_r21021_set_clock()
863 if (src_clk_period > 50000 && dram_type == DRAM_TYPE_LPDDR4) in tegra210_emc_r21021_set_clock()
874 if (dram_type == DRAM_TYPE_LPDDR4) in tegra210_emc_r21021_set_clock()
876 else if (dram_type == DRAM_TYPE_LPDDR2 || is_lpddr3) in tegra210_emc_r21021_set_clock()
879 else if (dram_type == DRAM_TYPE_DDR3) in tegra210_emc_r21021_set_clock()
[all …]
Dtegra124-emc.c490 enum emc_dram_type dram_type; member
629 if (emc->dram_type == DRAM_TYPE_DDR3) in tegra_emc_prepare_timing_change()
724 if (emc->dram_type == DRAM_TYPE_DDR3 && in tegra_emc_prepare_timing_change()
751 if (emc->dram_type == DRAM_TYPE_DDR3 && dll_change == DLL_CHANGE_OFF) in tegra_emc_prepare_timing_change()
757 if (emc->dram_type == DRAM_TYPE_DDR3) in tegra_emc_prepare_timing_change()
766 if (emc->dram_type == DRAM_TYPE_DDR3) in tegra_emc_prepare_timing_change()
774 if (emc->dram_type == DRAM_TYPE_DDR3) { in tegra_emc_prepare_timing_change()
849 if (emc->dram_type == DRAM_TYPE_LPDDR3 && in tegra_emc_complete_timing_change()
857 if (emc->dram_type == DRAM_TYPE_DDR3 && in tegra_emc_complete_timing_change()
901 emc->dram_type = readl(emc->regs + EMC_FBIO_CFG5); in emc_init()
[all …]
Dtegra30-emc.c527 enum emc_dram_type dram_type; in emc_prepare_timing_change() local
572 dram_type = fbio_cfg5 & EMC_FBIO_CFG5_DRAM_TYPE_MASK; in emc_prepare_timing_change()
648 if (dram_type == DRAM_TYPE_DDR3 && dll_change == DLL_CHANGE_ON) { in emc_prepare_timing_change()
701 if (dram_type == DRAM_TYPE_DDR3) { in emc_prepare_timing_change()
731 if (dram_type == DRAM_TYPE_DDR3) in emc_prepare_timing_change()
736 if (dram_type == DRAM_TYPE_DDR3) { in emc_prepare_timing_change()
1123 enum emc_dram_type dram_type; in emc_setup_hw() local
1128 dram_type = fbio_cfg5 & EMC_FBIO_CFG5_DRAM_TYPE_MASK; in emc_setup_hw()
1136 switch (dram_type) { in emc_setup_hw()
1162 switch (dram_type) { in emc_setup_hw()
[all …]
Dtegra20-emc.c601 enum emc_dram_type dram_type; in emc_setup_hw() local
641 dram_type = FIELD_GET(EMC_FBIO_CFG5_DRAM_TYPE, emc_fbio); in emc_setup_hw()
643 switch (dram_type) { in emc_setup_hw()
665 if (dram_type == DRAM_TYPE_LPDDR2) { in emc_setup_hw()
Dtegra210-emc-core.c772 if ((emc->dram_type != DRAM_TYPE_LPDDR2 && in tegra210_emc_set_refresh()
773 emc->dram_type != DRAM_TYPE_LPDDR4) || in tegra210_emc_set_refresh()
1787 emc->dram_type = value & 0x3; in tegra210_emc_detect()
Dtegra210-emc.h908 unsigned int dram_type; member
/linux-5.19.10/arch/mips/ralink/
Dmt7620.c50 static int dram_type; variable
162 if (dram_type == SYSCFG0_DRAM_TYPE_SDRAM) in mt7620_get_dram_rate()
284 switch (dram_type) { in mt7620_dram_init()
310 switch (dram_type) { in mt7628_dram_init()
377 dram_type = cfg0 & DRAM_TYPE_MT7628_MASK; in prom_soc_init()
379 dram_type = (cfg0 >> SYSCFG0_DRAM_TYPE_SHIFT) & in prom_soc_init()
381 if (dram_type == SYSCFG0_DRAM_TYPE_UNKNOWN) in prom_soc_init()
382 dram_type = SYSCFG0_DRAM_TYPE_SDRAM; in prom_soc_init()
/linux-5.19.10/drivers/edac/
Damd64_edac.c1326 if (pvt->dram_type == MEM_LRDDR3) { in debug_dump_dramcfg_low()
1447 if (umc->dram_type == MEM_LRDDR4 || umc->dram_type == MEM_LRDDR5) { in __dump_misc_regs_df()
1645 umc->dram_type = MEM_EMPTY; in determine_memory_type_df()
1655 umc->dram_type = MEM_LRDDR5; in determine_memory_type_df()
1657 umc->dram_type = MEM_RDDR5; in determine_memory_type_df()
1659 umc->dram_type = MEM_DDR5; in determine_memory_type_df()
1662 umc->dram_type = MEM_LRDDR4; in determine_memory_type_df()
1664 umc->dram_type = MEM_RDDR4; in determine_memory_type_df()
1666 umc->dram_type = MEM_DDR4; in determine_memory_type_df()
1669 edac_dbg(1, " UMC%d DIMM type: %s\n", i, edac_mem_types[umc->dram_type]); in determine_memory_type_df()
[all …]
Daspeed_edac.c234 u32 nr_pages, dram_type; in init_csrows() local
265 dram_type = (reg04 & ASPEED_MCR_CONF_DRAM_TYPE) ? MEM_DDR4 : MEM_DDR3; in init_csrows()
268 dimm->mtype = dram_type; in init_csrows()
Damd64_edac.h352 enum mem_type dram_type; member
406 enum mem_type dram_type; member