Home
last modified time | relevance | path

Searched refs:__HEXAGON_C_WB_L2 (Results 1 – 3 of 3) sorted by relevance

/linux-5.19.10/arch/hexagon/include/asm/ !
Dvm_mmu.h65 #define __HEXAGON_C_WB_L2 0x7 /* Write-back, with L2 */ macro
72 #define CACHE_DEFAULT __HEXAGON_C_WB_L2
/linux-5.19.10/arch/hexagon/kernel/ !
Dhead.S52 | __HEXAGON_C_WB_L2 << 6 \
Dvm_init_segtable.S24 | __HEXAGON_C_WB_L2 << 6 \