Home
last modified time | relevance | path

Searched refs:TRCSSCCRn (Results 1 – 3 of 3) sorted by relevance

/linux-5.19.10/drivers/hwtracing/coresight/
Dcoresight-etm4x.h81 #define TRCSSCCRn(n) (0x280 + (n * 4)) macro
368 CASE_##op((val), TRCSSCCRn(0)) \
369 CASE_##op((val), TRCSSCCRn(1)) \
370 CASE_##op((val), TRCSSCCRn(2)) \
371 CASE_##op((val), TRCSSCCRn(3)) \
372 CASE_##op((val), TRCSSCCRn(4)) \
373 CASE_##op((val), TRCSSCCRn(5)) \
374 CASE_##op((val), TRCSSCCRn(6)) \
375 CASE_##op((val), TRCSSCCRn(7)) \
Dcoresight-etm4x-cfg.c83 } else if ((offset >= TRCSSCCRn(0)) && (offset <= TRCSSPCICRn(7))) { in etm4_cfg_map_reg_offset()
88 CHECKREGIDX(TRCSSCCRn(0), ss_ctrl, idx, off_mask); in etm4_cfg_map_reg_offset()
Dcoresight-etm4x-core.c447 etm4x_relaxed_write32(csa, config->ss_ctrl[i], TRCSSCCRn(i)); in etm4_enable_hw()
1634 state->trcssccr[i] = etm4x_read32(csa, TRCSSCCRn(i)); in __etm4_cpu_save()
1763 etm4x_relaxed_write32(csa, state->trcssccr[i], TRCSSCCRn(i)); in __etm4_cpu_restore()