Home
last modified time | relevance | path

Searched refs:THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT (Results 1 – 10 of 10) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/thm/
Dthm_11_0_2_sh_mask.h48 #define THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT macro
Dthm_10_0_sh_mask.h129 #define THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT macro
Dthm_13_0_2_sh_mask.h281 #define THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT macro
Dthm_9_0_sh_mask.h273 #define THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT macro
/linux-5.19.10/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
Dvega12_thermal.c214 val |= (1 << THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT); in vega12_thermal_enable_alert()
Dvega20_thermal.c285 val |= (1 << THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT); in vega20_thermal_enable_alert()
Dvega10_thermal.c453 val |= (1 << THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT); in vega10_thermal_enable_alert()
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/smu/
Dsmu_8_0_sh_mask.h152 #define THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT 0x5 macro
/linux-5.19.10/drivers/gpu/drm/amd/pm/swsmu/smu11/
Dsmu_v11_0.c1398 val |= (1 << THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT); in smu_v11_0_set_irq_state()
/linux-5.19.10/drivers/gpu/drm/amd/pm/swsmu/smu13/
Dsmu_v13_0.c1327 val |= (1 << THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT); in smu_v13_0_set_irq_state()