Home
last modified time | relevance | path

Searched refs:THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT (Results 1 – 10 of 10) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/thm/
Dthm_11_0_2_sh_mask.h46 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT macro
Dthm_10_0_sh_mask.h127 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT macro
Dthm_13_0_2_sh_mask.h279 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT macro
Dthm_9_0_sh_mask.h271 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT macro
/linux-5.19.10/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
Dvega12_thermal.c212 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT); in vega12_thermal_enable_alert()
Dvega20_thermal.c283 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT); in vega20_thermal_enable_alert()
Dvega10_thermal.c451 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT); in vega10_thermal_enable_alert()
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/smu/
Dsmu_8_0_sh_mask.h148 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT 0x3 macro
/linux-5.19.10/drivers/gpu/drm/amd/pm/swsmu/smu11/
Dsmu_v11_0.c1396 val = (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT); in smu_v11_0_set_irq_state()
/linux-5.19.10/drivers/gpu/drm/amd/pm/swsmu/smu13/
Dsmu_v13_0.c1325 val = (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT); in smu_v13_0_set_irq_state()