Searched refs:PLL_CNTL (Results 1 – 4 of 4) sorted by relevance
/linux-5.19.10/drivers/gpu/drm/amd/display/dc/dce/ |
D | dce_clock_source.h | 35 SRI(PLL_CNTL, BPHYC_PLL, id) 39 SRI(PLL_CNTL, DCCG_PLL, id) 49 CS_SF(PLL_CNTL, PLL_REF_DIV_SRC, mask_sh),\ 211 uint32_t PLL_CNTL; member
|
D | dce_clock_source.c | 485 REG_GET(PLL_CNTL, PLL_REF_DIV_SRC, &field); in dce110_get_pix_clk_dividers_helper()
|
/linux-5.19.10/drivers/video/fbdev/ |
D | i740_reg.h | 193 #define PLL_CNTL 0xCE macro
|
D | i740fb.c | 827 i740outreg(par, XRX, PLL_CNTL, par->pll_cntl); in i740fb_set_par()
|