Home
last modified time | relevance | path

Searched refs:IMX7ULP_CLK_SOSC_BUS_CLK (Results 1 – 5 of 5) sorted by relevance

/linux-5.19.10/arch/arm/boot/dts/
Dimx7ulp.dtsi155 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
176 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
277 <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>,
286 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
309 <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>,
/linux-5.19.10/include/dt-bindings/clock/
Dimx7ulp-clock.h55 #define IMX7ULP_CLK_SOSC_BUS_CLK 41 macro
/linux-5.19.10/Documentation/devicetree/bindings/pwm/
Dimx-tpm-pwm.yaml54 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
/linux-5.19.10/Documentation/devicetree/bindings/clock/
Dimx7ulp-pcc-clock.yaml102 <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>,
/linux-5.19.10/drivers/clk/imx/
Dclk-imx7ulp.c124 …hws[IMX7ULP_CLK_SOSC_BUS_CLK] = imx_clk_hw_divider_gate("sosc_bus_clk", "sosc", 0, base + 0x104, 8… in imx7ulp_clk_scg1_init()