Home
last modified time | relevance | path

Searched refs:IMX7ULP_CLK_FIRC_BUS_CLK (Results 1 – 5 of 5) sorted by relevance

/linux-5.19.10/include/dt-bindings/clock/
Dimx7ulp-clock.h56 #define IMX7ULP_CLK_FIRC_BUS_CLK 42 macro
/linux-5.19.10/Documentation/devicetree/bindings/watchdog/
Dfsl-imx7ulp-wdt.yaml54 assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>;
/linux-5.19.10/arch/arm/boot/dts/
Dimx7ulp.dtsi262 assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>;
278 <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>,
310 <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>,
/linux-5.19.10/Documentation/devicetree/bindings/clock/
Dimx7ulp-pcc-clock.yaml103 <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>,
/linux-5.19.10/drivers/clk/imx/
Dclk-imx7ulp.c126 …hws[IMX7ULP_CLK_FIRC_BUS_CLK] = imx_clk_hw_divider_gate("firc_bus_clk", "firc", 0, base + 0x304, 8… in imx7ulp_clk_scg1_init()