Home
last modified time | relevance | path

Searched refs:Divider (Results 1 – 23 of 23) sorted by relevance

/linux-5.19.10/Documentation/devicetree/bindings/clock/
Dmvebu-corediv-clock.txt1 * Core Divider Clock bindings for Marvell MVEBU SoCs
12 - reg : must be the register address of Core Divider control register
Ddove-divider-clock.txt18 - reg : shall be the register address of the Core PLL and Clock Divider
20 Core PLL and Clock Divider Control 1 register. Thus, it will have
/linux-5.19.10/drivers/gpu/drm/radeon/
Dsmu7_fusion.h162 uint8_t Divider; member
Dsmu7_discrete.h258 uint8_t Divider; member
Dkv_dpm.c759 pi->vce_level[i].Divider = (u8)dividers.post_div; in kv_populate_vce_table()
822 pi->samu_level[i].Divider = (u8)dividers.post_div; in kv_populate_samu_table()
881 pi->acp_level[i].Divider = (u8)dividers.post_div; in kv_populate_acp_table()
Dci_dpm.c2677 table->VceLevel[count].Divider = (u8)dividers.post_divider; in ci_populate_smc_vce_level()
2710 table->AcpLevel[count].Divider = (u8)dividers.post_divider; in ci_populate_smc_acp_level()
2742 table->SamuLevel[count].Divider = (u8)dividers.post_divider; in ci_populate_smc_samu_level()
/linux-5.19.10/drivers/gpu/drm/amd/pm/powerplay/inc/
Dsmu7_fusion.h162 uint8_t Divider; member
Dsmu7_discrete.h258 uint8_t Divider; member
Dsmu71_discrete.h205 uint8_t Divider; member
Dsmu73_discrete.h179 uint8_t Divider; member
Dsmu74_discrete.h198 uint8_t Divider; member
Dsmu72_discrete.h187 uint8_t Divider; member
Dsmu75_discrete.h213 uint8_t Divider; member
/linux-5.19.10/Documentation/devicetree/bindings/iio/frequency/
Dadi,adf4350.yaml87 4: N-Divider output
/linux-5.19.10/drivers/video/fbdev/aty/
Datyfb_base.c198 int Multiplier, Divider, Remainder; in ATIReduceRatio() local
201 Divider = *Denominator; in ATIReduceRatio()
203 while ((Remainder = Multiplier % Divider)) { in ATIReduceRatio()
204 Multiplier = Divider; in ATIReduceRatio()
205 Divider = Remainder; in ATIReduceRatio()
208 *Numerator /= Divider; in ATIReduceRatio()
209 *Denominator /= Divider; in ATIReduceRatio()
/linux-5.19.10/Documentation/hwmon/
Dvt1211.rst96 Voltage R1 R2 Divider Raw Value
/linux-5.19.10/drivers/gpu/drm/amd/pm/legacy-dpm/
Dkv_dpm.c1001 pi->vce_level[i].Divider = (u8)dividers.post_div; in kv_populate_vce_table()
1064 pi->samu_level[i].Divider = (u8)dividers.post_div; in kv_populate_samu_table()
1123 pi->acp_level[i].Divider = (u8)dividers.post_div; in kv_populate_acp_table()
/linux-5.19.10/drivers/gpu/drm/amd/pm/powerplay/smumgr/
Dfiji_smumgr.c1449 table->VceLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in fiji_populate_smc_vce_level()
1485 table->AcpLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in fiji_populate_smc_acp_level()
Dpolaris10_smumgr.c1407 table->VceLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in polaris10_populate_smc_vce_level()
1456 table->SamuLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in polaris10_populate_smc_samu_level()
Dci_smumgr.c1584 table->VceLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in ci_populate_smc_vce_level()
1614 table->AcpLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in ci_populate_smc_acp_level()
Dtonga_smumgr.c1405 table->VceLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in tonga_populate_smc_vce_level()
1449 table->AcpLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in tonga_populate_smc_acp_level()
Dvegam_smumgr.c1237 table->VceLevel[count].Divider = (uint8_t)dividers.pll_post_divider; in vegam_populate_smc_vce_level()
/linux-5.19.10/Documentation/virt/kvm/x86/
Dtimekeeping.rst231 bit 6-4 = Divider for clock