Home
last modified time | relevance | path

Searched refs:CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK (Results 1 – 9 of 9) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gca/
Dgfx_8_0_sh_mask.h1873 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK 0x20000 macro
Dgfx_8_1_sh_mask.h2395 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK 0x20000 macro
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_0_sh_mask.h11202 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK macro
Dgc_9_1_sh_mask.h12683 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK macro
Dgc_9_2_1_sh_mask.h12481 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK macro
Dgc_9_4_2_sh_mask.h2590 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK macro
Dgc_11_0_0_sh_mask.h15618 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK macro
Dgc_10_1_0_sh_mask.h18165 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK macro
Dgc_10_3_0_sh_mask.h16516 #define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK macro