Home
last modified time | relevance | path

Searched refs:CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT (Results 1 – 9 of 9) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gca/
Dgfx_8_0_sh_mask.h2506 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT 0x18 macro
Dgfx_8_1_sh_mask.h3028 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT 0x18 macro
/linux-5.19.10/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_0_sh_mask.h11943 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT macro
Dgc_9_1_sh_mask.h13373 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT macro
Dgc_9_2_1_sh_mask.h13151 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT macro
Dgc_9_4_2_sh_mask.h3349 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT macro
Dgc_11_0_0_sh_mask.h33898 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT macro
Dgc_10_1_0_sh_mask.h39453 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT macro
Dgc_10_3_0_sh_mask.h34718 #define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT macro