Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL_DIV_PDN7 (Results 1 – 2 of 2) sorted by relevance

/linux-5.19.10/include/dt-bindings/clock/
Dmt2712-clk.h216 #define CLK_TOP_APLL_DIV_PDN7 185 macro
/linux-5.19.10/drivers/clk/mediatek/
Dclk-mt2712.c988 GATE_TOP0(CLK_TOP_APLL_DIV_PDN7, "apll_div_pdn7", "i2si3_sel", 7),