Home
last modified time | relevance | path

Searched refs:CLK_MOUT_VPLLSRC (Results 1 – 6 of 6) sorted by relevance

/linux-5.19.10/include/dt-bindings/clock/
Dexynos5250.h178 #define CLK_MOUT_VPLLSRC 1030 macro
Dexynos4.h212 #define CLK_MOUT_VPLLSRC 398 macro
Dexynos3250.h52 #define CLK_MOUT_VPLLSRC 34 macro
/linux-5.19.10/drivers/clk/samsung/
Dclk-exynos5250.c242 MUX(CLK_MOUT_VPLLSRC, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP2, 0, 1),
814 if (clk_hw_get_rate(hws[CLK_MOUT_VPLLSRC]) == 24 * MHZ) in exynos5250_clk_init()
Dclk-exynos4.c440 MUX(CLK_MOUT_VPLLSRC, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
1274 if (clk_hw_get_rate(hws[CLK_MOUT_VPLLSRC]) == 24000000) in exynos4_clk_init()
Dclk-exynos3250.c275 MUX(CLK_MOUT_VPLLSRC, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),