Home
last modified time | relevance | path

Searched refs:CLK_BDP_WR_DI_PXL (Results 1 – 2 of 2) sorted by relevance

/linux-5.19.10/drivers/clk/mediatek/
Dclk-mt2701-bdp.c72 GATE_BDP0(CLK_BDP_WR_DI_PXL, "wr_di_pxl", "di_sel", 26),
/linux-5.19.10/include/dt-bindings/clock/
Dmt2701-clk.h458 #define CLK_BDP_WR_DI_PXL 27 macro