Home
last modified time | relevance | path

Searched refs:BIT4 (Results 1 – 25 of 45) sorted by relevance

12

/linux-5.19.10/drivers/staging/rtl8723bs/include/
Dhal_pwr_seq.h45 …MSK, PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0}, /*0x67[0] = 0 …
48 …MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3|BIT2), 0},/* d…
54 …MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3), 0},/* disabl…
83 …PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4|BIT3, (BIT4|BIT3)}, /*0x0…
84 …PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3}, /*0x04[12:1…
85 …, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, BIT4}, /*0x23[4] = 1b…
87 …FAB_ALL_MSK, PWR_INTF_PCI_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3|BIT4}, /*0x04[12:1…
97 …MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0}, /*0x23[4] = 1b…
98 … PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, 0}, /*0x04[12:11] …
104 …PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3}, /*0x04[12:1…
[all …]
Dhal_com_reg.h551 #define RRSR_6M BIT4
576 #define HAL92C_WOL_FW_DISCONNECT_EVENT BIT4
711 #define IMR_BKDOK BIT4 /* AC_BK DMA OK Interrupt */
759 #define RCR_ADD3 BIT4 /* Accept address 3 match packet */
1282 #define SDIO_HIMR_TXFOVW_MSK BIT4
1304 #define SDIO_HISR_TXFOVW BIT4
Drtl8723b_spec.h210 #define IMR_BEDOK_8723B BIT4 /* AC_BE DMA OK */
Dosdep_service.h21 #define BIT4 0x00000010 macro
/linux-5.19.10/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/
Dpwrseq.h99 PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x10, BIT4 \
161 PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x10, BIT4 \
279 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0 \
375 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0 \
386 PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3|BIT2), 0 \
404 PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3), 0 \
416 PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT5|BIT4), (BIT5|BIT4) \
475 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4|BIT3, (BIT4|BIT3) \
479 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3 \
482 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, BIT4 \
[all …]
/linux-5.19.10/drivers/scsi/
Ddc395x.h72 #define BIT4 0x00000010 macro
133 #define PARITY_ERROR BIT4
140 #define ENABLE_TIMER BIT4
169 #define WIDE_NEGO_STATE BIT4
596 #define NO_SEEK BIT4
/linux-5.19.10/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_hw.h101 #define EPROM_CMD_9356SEL BIT4
205 #define SCR_SKByA2 BIT4
224 #define IMR_BKDOK BIT4
235 #define TPPoll_BQ BIT4
275 #define AcmHw_BeqStatus BIT4
365 #define RRSR_6M BIT4
Drtl_pci.c26 tmp |= BIT4; in _rtl92e_parse_pci_configuration()
/linux-5.19.10/drivers/net/wireless/realtek/rtlwifi/btcoexist/
Dhalbt_precomp.h35 #define BIT4 0x00000010 macro
Dhalbtc8821a1ant.h11 #define BT_INFO_8821A_1ANT_B_SCO_BUSY BIT4
Dhalbtc8192e2ant.h10 #define BT_INFO_8192E_2ANT_B_SCO_BUSY BIT4
Dhalbtc8821a2ant.h11 #define BT_INFO_8821A_2ANT_B_SCO_BUSY BIT4
Dhalbtc8723b2ant.h13 #define BT_INFO_8723B_2ANT_B_SCO_BUSY BIT4
Dhalbtc8723b1ant.h10 #define BT_INFO_8723B_1ANT_B_SCO_BUSY BIT4
/linux-5.19.10/drivers/video/fbdev/via/
Ddvi.c61 viafb_write_reg_mask(SR1E, VIASR, 0xF0, BIT4 + in viafb_tmds_trasmitter_identify()
326 viafb_write_reg_mask(SR2A, VIASR, 0, BIT4); in dvi_patch_skew_dvp0()
347 viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4); in dvi_patch_skew_dvp0()
Dhw.c947 viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4); in load_fix_bit_crtc_reg()
1713 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5); in set_display_channel()
1717 viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5); in set_display_channel()
1720 viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5); in set_display_channel()
1725 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5); in set_display_channel()
1728 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5); in set_display_channel()
2061 BIT4); in viafb_set_dpa_gfx()
Dshare.h18 #define BIT4 0x10 macro
/linux-5.19.10/drivers/staging/rtl8723bs/hal/
DHalHWImg8723B_MAC.c16 ((pDM_Odm->BoardType & BIT4) >> 4) << 0 | /* _GLNA */ in CheckPositive()
DHalBtc8723b2Ant.h11 #define BT_INFO_8723B_2ANT_B_SCO_BUSY BIT4
DHalBtc8723b1Ant.h11 #define BT_INFO_8723B_1ANT_B_SCO_BUSY BIT4
DHalHWImg8723B_RF.c16 ((pDM_Odm->BoardType & BIT4) >> 4) << 0 | /* _GLNA */ in CheckPositive()
DHalHWImg8723B_BB.c16 ((pDM_Odm->BoardType & BIT4) >> 4) << 0 | /* _GLNA */ in CheckPositive()
/linux-5.19.10/drivers/staging/rtl8192e/
Drtl819x_Qos.h14 #define BIT4 0x00000010 macro
/linux-5.19.10/include/uapi/linux/
Dsynclink.h23 #define BIT4 0x0010 macro
/linux-5.19.10/drivers/tty/
Dsynclink_gt.c358 #define MASK_OVERRUN BIT4
396 #define IRQ_RI BIT4
2140 if (status & (BIT5 + BIT4)) { in isr_rdma()
2165 if (status & (BIT5 + BIT4 + BIT3)) { in isr_tdma()
4063 case 6: val |= BIT4; break; in async_mode()
4065 case 8: val |= BIT5 + BIT4; break; in async_mode()
4103 case 6: val |= BIT4; break; in async_mode()
4105 case 8: val |= BIT5 + BIT4; break; in async_mode()
4229 case HDLC_PREAMBLE_LENGTH_32BITS: val |= BIT4; break; in sync_mode()
4230 case HDLC_PREAMBLE_LENGTH_64BITS: val |= BIT5 + BIT4; break; in sync_mode()
[all …]

12