Home
last modified time | relevance | path

Searched refs:APMU_SDH0 (Results 1 – 6 of 6) sorted by relevance

/linux-5.19.10/drivers/clk/mmp/
Dclk-of-pxa168.c43 #define APMU_SDH0 0x54 macro
190 …{0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6,…
206 …{PXA168_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh…
Dclk-pxa910.c38 #define APMU_SDH0 0x54 macro
265 apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); in pxa910_clk_init()
269 apmu_base + APMU_SDH0, 0x1b, &clk_lock); in pxa910_clk_init()
Dclk-of-pxa910.c42 #define APMU_SDH0 0x54 macro
196 …{0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6,…
212 …{PXA910_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh…
Dclk-mmp2.c44 #define APMU_SDH0 0x54 macro
332 apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock); in mmp2_clk_init()
336 CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0, in mmp2_clk_init()
340 clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0, in mmp2_clk_init()
Dclk-pxa168.c40 #define APMU_SDH0 0x54 macro
290 apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); in pxa168_clk_init()
293 clk = mmp_clk_register_apmu("sdh0", "sdh_mux", apmu_base + APMU_SDH0, in pxa168_clk_init()
Dclk-of-mmp2.c54 #define APMU_SDH0 0x54 macro
367 …{MMP2_CLK_SDH0, "sdh0_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sd…
401 sdh_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_SDH0; in mmp2_axi_periph_clk_init()