Home
last modified time | relevance | path

Searched refs:RCSR (Results 1 – 9 of 9) sorted by relevance

/linux-3.4.99/arch/arm/mach-sa1100/include/mach/
Dreset.h15 RCSR = mask; in clear_reset_status()
DSA-1100.h1059 #define RCSR __REG(0x90030004) /* RC Status Reg. */ macro
/linux-3.4.99/arch/arm/mach-pxa/
Dpxa2xx.c27 RCSR = mask; in pxa2xx_clear_reset_status()
Dpxa25x.c246 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR; in pxa25x_cpu_pm_enter()
360 reset_status = RCSR; in pxa25x_init()
Dpxa27x.c303 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR; in pxa27x_cpu_pm_enter()
451 reset_status = RCSR; in pxa27x_init()
Dsharpsl_pm.c596 RCSR = 0x0f; in sharpsl_pm_resume()
/linux-3.4.99/arch/arm/mach-sa1100/
Dpm.c72 RCSR = RCSR_HWR | RCSR_SWR | RCSR_WDR | RCSR_SMR; in sa11x0_pm_enter()
/linux-3.4.99/arch/arm/mach-pxa/include/mach/
Dpxa2xx-regs.h35 #define RCSR __REG(0x40F00030) /* Reset Controller Status Register */ macro
/linux-3.4.99/drivers/tty/
Dsynclink.c358 #define RCSR 0x24 /* Receive Command/status Register */ macro
518 #define usc_UnlatchRxstatusBits(a,b) usc_OutReg( (a), RCSR, (u16)((b) & RXSTATUS_ALL) )
677 #define usc_RCmd(a,b) usc_OutReg((a), RCSR, (b))
1166 u16 status = usc_InReg( info, RCSR ); in mgsl_isr_receive_status()
1470 status = usc_InReg(info, RCSR); in mgsl_isr_receive_data()
3535 u16 Rscr = usc_InReg( info, RCSR ); in line_info()
6120 if (usc_InReg( info, RCSR ) & (BIT8 + BIT4 + BIT3 + BIT1)) in usc_loopback_frame()