Home
last modified time | relevance | path

Searched refs:BIT0 (Results 1 – 25 of 39) sorted by relevance

12

/linux-3.4.99/drivers/scsi/
Dtmscsim.h191 #define BIT0 0x00000001 macro
194 #define UNIT_ALLOCATED BIT0
200 #define DASD_SUPPORT BIT0
206 #define SRB_WAIT BIT0
223 #define SRB_OK BIT0
231 #define RESET_DEV BIT0
236 #define ABORT_DEV_ BIT0
245 #define AUTO_REQSENSE BIT0
278 #define SYNC_ENABLE BIT0
333 #define PARITY_CHK_ BIT0
[all …]
Ddc395x.h75 #define BIT0 0x00000001 macro
78 #define UNIT_ALLOCATED BIT0
84 #define DASD_SUPPORT BIT0
120 #define RESET_DEV BIT0
125 #define ABORT_DEV_ BIT0
128 #define SRB_OK BIT0
142 #define AUTO_REQSENSE BIT0
173 #define SYNC_NEGO_ENABLE BIT0
629 #define MORE2_DRV BIT0
/linux-3.4.99/drivers/staging/vt6655/
D80211hdr.h38 #define BIT0 0x00000001 macro
164 #define WLAN_GET_FC_PRVER(n) ((((unsigned short)(n) >> 8) & (BIT0 | BIT1))
177 #define WLAN_GET_SEQ_FRGNUM(n) (((unsigned short)(n) >> 8) & (BIT0|BIT1|BIT2|BIT3))
178 #define WLAN_GET_SEQ_SEQNUM(n) ((((unsigned short)(n) >> 8) & (~(BIT0|BIT1|BIT2|BIT3))) >> 4)
182 #define WLAN_GET_CAP_INFO_ESS(n) (((n) >> 8) & BIT0)
199 #define WLAN_GET_FC_PRVER(n) (((unsigned short)(n)) & (BIT0 | BIT1))
213 #define WLAN_GET_SEQ_FRGNUM(n) (((unsigned short)(n)) & (BIT0|BIT1|BIT2|BIT3))
214 #define WLAN_GET_SEQ_SEQNUM(n) ((((unsigned short)(n)) & (~(BIT0|BIT1|BIT2|BIT3))) >> 4)
218 #define WLAN_GET_CAP_INFO_ESS(n) ((n) & BIT0)
266 #define WLAN_GET_ERP_NONERP_PRESENT(n) ((n) & BIT0)
[all …]
Dhostap.h36 #define WLAN_RATE_1M BIT0
Dbaseband.c2170 MACvRegBitsOn(dwIoBase, MAC_REG_PAPEDELAY, BIT0); in BBbVT3253Init()
2203 MACvRegBitsOn(dwIoBase, MAC_REG_PAPEDELAY, BIT0); in BBbVT3253Init()
2524 byOrgData |= BIT0; in BBvPowerSaveModeON()
2546 byOrgData &= ~(BIT0); in BBvPowerSaveModeOFF()
Dbssdb.h55 #define WLAN_STA_AUTH BIT0
/linux-3.4.99/drivers/staging/vt6656/
D80211hdr.h36 #define BIT0 0x00000001 macro
160 #define WLAN_GET_FC_PRVER(n) ((((WORD)(n) >> 8) & (BIT0 | BIT1))
174 #define WLAN_GET_SEQ_FRGNUM(n) (((WORD)(n) >> 8) & (BIT0|BIT1|BIT2|BIT3))
176 & (~(BIT0|BIT1|BIT2|BIT3))) >> 4)
179 #define WLAN_GET_CAP_INFO_ESS(n) (((n) >> 8) & BIT0)
195 #define WLAN_GET_FC_PRVER(n) (((WORD)(n)) & (BIT0 | BIT1))
208 #define WLAN_GET_SEQ_FRGNUM(n) (((WORD)(n)) & (BIT0|BIT1|BIT2|BIT3))
209 #define WLAN_GET_SEQ_SEQNUM(n) ((((WORD)(n)) & (~(BIT0|BIT1|BIT2|BIT3))) >> 4)
212 #define WLAN_GET_CAP_INFO_ESS(n) ((n) & BIT0)
257 #define WLAN_GET_ERP_NONERP_PRESENT(n) ((n) & BIT0)
[all …]
Dhostap.h36 #define WLAN_RATE_1M BIT0
Dbssdb.h56 #define WLAN_STA_AUTH BIT0
/linux-3.4.99/drivers/video/via/
Ddvi.c59 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1); in viafb_tmds_trasmitter_identify()
66 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1); in viafb_tmds_trasmitter_identify()
349 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0()
352 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0()
359 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp0()
377 viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1); in dvi_patch_skew_dvp_low()
384 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low()
391 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low()
409 viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0); in viafb_dvi_enable()
410 viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 + BIT5); in viafb_dvi_enable()
[all …]
Dlcd.c359 viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2); in load_lcd_scaling()
534 BIT0 + BIT1 + BIT2 + BIT3); in lcd_patch_skew()
577 BIT0 + BIT1 + BIT2); in viafb_lcd_set_mode()
599 viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0); in viafb_lcd_set_mode()
666 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1); in integrated_lvds_enable()
668 viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1); in integrated_lvds_enable()
675 viafb_write_reg_mask(CR91, VIACR, 0, BIT0); in integrated_lvds_enable()
684 viafb_write_reg_mask(CRD3, VIACR, 0, BIT0); in integrated_lvds_enable()
760 BIT7 + BIT2 + BIT1 + BIT0); in set_lcd_output_path()
859 bdithering = BIT0; in fill_lcd_format()
[all …]
Dvia_utility.c166 viafb_write_reg_mask(SR1A, VIASR, 0x0, BIT0); in viafb_set_gamma_table()
183 viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0); in viafb_set_gamma_table()
221 viafb_write_reg_mask(SR1A, VIASR, 0x0, BIT0); in viafb_get_gamma_table()
Dhw.c487 viafb_write_reg_mask(CR47, VIACR, 0, BIT0); in viafb_unlock_crt()
964 viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2); in load_fix_bit_crtc_reg()
1001 reg_mask = reg_mask | (BIT0 << j); in viafb_load_reg()
1002 get_bit = (timing_value & (BIT0 << bit_num)); in viafb_load_reg()
1682 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0); in viafb_init_dac()
1696 viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0); in viafb_init_dac()
1703 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0); in viafb_init_dac()
Dshare.h28 #define BIT0 0x01 macro
/linux-3.4.99/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_hw.h144 #define RCR_FILTER_MASK (BIT0 | BIT1 | BIT2 | BIT3 | BIT5 | BIT12 | \
163 #define RCR_AAP BIT0
215 #define SCR_TxUseDK BIT0
242 #define IMR_ROK BIT0
245 #define TPPoll_BKQ BIT0
285 #define AcmHw_HwEn BIT0
293 #define AcmFw_BeqStatus BIT0
346 #define BW_OPMODE_11J BIT0
375 #define RRSR_1M BIT0
/linux-3.4.99/drivers/staging/rtl8192u/
Dr8192U_hw.h160 #define RCR_AAP BIT0 // Accept all unicast packet
183 #define SCR_TxUseDK BIT0 //Force Tx Use Default Key
229 #define AcmHw_HwEn BIT0
284 #define BW_OPMODE_11J BIT0
307 #define RRSR_1M BIT0
/linux-3.4.99/drivers/staging/keucr/
Dsmilecc.c48 #define BIT0 0x01 macro
169 b = BIT0; in correct_data()
178 if (d&BIT0) in correct_data()
/linux-3.4.99/drivers/staging/rtl8192e/
Drtl819x_Qos.h24 #define BIT0 0x00000001 macro
273 #define GET_VO_UAPSD(_apsd) ((_apsd) & BIT0)
274 #define SET_VO_UAPSD(_apsd) ((_apsd) |= BIT0)
/linux-3.4.99/drivers/staging/rtl8192u/ieee80211/
Drtl819x_Qos.h4 #define BIT0 0x00000001 macro
395 #define GET_VO_UAPSD(_apsd) ((_apsd) & BIT0)
396 #define SET_VO_UAPSD(_apsd) ((_apsd) |= BIT0)
/linux-3.4.99/drivers/tty/
Dsynclink_gt.c215 …a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
222 #define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
384 #define MASK_FRAMING BIT0
426 #define IRQ_MASTER BIT0
1884 if ((status = *(p+1) & (BIT1 + BIT0))) { in rx_async()
1887 else if (status & BIT0) in rx_async()
1894 else if (status & BIT0) in rx_async()
2111 if (status & BIT0) { in ri_change()
3901 if (!(rd_reg32(info, RDCSR) & BIT0)) in rdma_reset()
3914 if (!(rd_reg32(info, TDCSR) & BIT0)) in tdma_reset()
[all …]
Dsynclinkmp.c419 #define RXRDYE BIT0
431 #define BRKE BIT0
432 #define IDLD BIT0
2171 while((status = read_reg(info,CST0)) & BIT0) in isr_rxrdy()
2587 if (status & BIT0 << shift) in synclinkmp_interrupt()
2596 if (dmastatus & BIT0 << shift) in synclinkmp_interrupt()
4029 write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) | (BIT1 + BIT0))); in enable_loopback()
4032 info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2)); in enable_loopback()
4047 write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) & ~(BIT1 + BIT0))); in enable_loopback()
4417 RegValue |= BIT0; in async_mode()
[all …]
/linux-3.4.99/include/linux/
Dsynclink.h18 #define BIT0 0x0001 macro
/linux-3.4.99/drivers/net/ethernet/cirrus/
Dcs89x0.h463 #define BIT0 1 macro
/linux-3.4.99/drivers/staging/rtl8187se/
Dr8180_hw.h24 #define BIT0 0x00000001 macro
/linux-3.4.99/drivers/char/pcmcia/
Dsynclink_cs.c304 #define IRQ_RXFIFO BIT0 // receive pool full
312 #define PVR_DTR BIT0
676 #define CMD_TXRESET BIT0 // transmit reset
1180 if (gis & (BIT1 + BIT0)) { in mgslpc_isr()
3005 val = read_reg(info, CHA + CCR1) | (BIT2 + BIT1 + BIT0); in loopback_enable()
3019 val = read_reg(info, CHA + MODE) | BIT0; in loopback_enable()
3072 val |= BIT0; in hdlc_mode()
3142 val |= BIT0; in hdlc_mode()
3418 val |= BIT0; in async_mode()
3496 val |= BIT0; /* 7 bits */ in async_mode()

12