1 /*
2  * Device driver for Microgate SyncLink GT serial adapters.
3  *
4  * written by Paul Fulghum for Microgate Corporation
5  * paulkf@microgate.com
6  *
7  * Microgate and SyncLink are trademarks of Microgate Corporation
8  *
9  * This code is released under the GNU General Public License (GPL)
10  *
11  * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
12  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
13  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
14  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
15  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
16  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
17  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
18  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
19  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
21  * OF THE POSSIBILITY OF SUCH DAMAGE.
22  */
23 
24 /*
25  * DEBUG OUTPUT DEFINITIONS
26  *
27  * uncomment lines below to enable specific types of debug output
28  *
29  * DBGINFO   information - most verbose output
30  * DBGERR    serious errors
31  * DBGBH     bottom half service routine debugging
32  * DBGISR    interrupt service routine debugging
33  * DBGDATA   output receive and transmit data
34  * DBGTBUF   output transmit DMA buffers and registers
35  * DBGRBUF   output receive DMA buffers and registers
36  */
37 
38 #define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
39 #define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
40 #define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
41 #define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
42 #define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
43 /*#define DBGTBUF(info) dump_tbufs(info)*/
44 /*#define DBGRBUF(info) dump_rbufs(info)*/
45 
46 
47 #include <linux/module.h>
48 #include <linux/errno.h>
49 #include <linux/signal.h>
50 #include <linux/sched.h>
51 #include <linux/timer.h>
52 #include <linux/interrupt.h>
53 #include <linux/pci.h>
54 #include <linux/tty.h>
55 #include <linux/tty_flip.h>
56 #include <linux/serial.h>
57 #include <linux/major.h>
58 #include <linux/string.h>
59 #include <linux/fcntl.h>
60 #include <linux/ptrace.h>
61 #include <linux/ioport.h>
62 #include <linux/mm.h>
63 #include <linux/seq_file.h>
64 #include <linux/slab.h>
65 #include <linux/netdevice.h>
66 #include <linux/vmalloc.h>
67 #include <linux/init.h>
68 #include <linux/delay.h>
69 #include <linux/ioctl.h>
70 #include <linux/termios.h>
71 #include <linux/bitops.h>
72 #include <linux/workqueue.h>
73 #include <linux/hdlc.h>
74 #include <linux/synclink.h>
75 
76 #include <asm/system.h>
77 #include <asm/io.h>
78 #include <asm/irq.h>
79 #include <asm/dma.h>
80 #include <asm/types.h>
81 #include <asm/uaccess.h>
82 
83 #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
84 #define SYNCLINK_GENERIC_HDLC 1
85 #else
86 #define SYNCLINK_GENERIC_HDLC 0
87 #endif
88 
89 /*
90  * module identification
91  */
92 static char *driver_name     = "SyncLink GT";
93 static char *tty_driver_name = "synclink_gt";
94 static char *tty_dev_prefix  = "ttySLG";
95 MODULE_LICENSE("GPL");
96 #define MGSL_MAGIC 0x5401
97 #define MAX_DEVICES 32
98 
99 static struct pci_device_id pci_table[] = {
100 	{PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
101 	{PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT2_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
102 	{PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT4_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
103 	{PCI_VENDOR_ID_MICROGATE, SYNCLINK_AC_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
104 	{0,}, /* terminate list */
105 };
106 MODULE_DEVICE_TABLE(pci, pci_table);
107 
108 static int  init_one(struct pci_dev *dev,const struct pci_device_id *ent);
109 static void remove_one(struct pci_dev *dev);
110 static struct pci_driver pci_driver = {
111 	.name		= "synclink_gt",
112 	.id_table	= pci_table,
113 	.probe		= init_one,
114 	.remove		= __devexit_p(remove_one),
115 };
116 
117 static bool pci_registered;
118 
119 /*
120  * module configuration and status
121  */
122 static struct slgt_info *slgt_device_list;
123 static int slgt_device_count;
124 
125 static int ttymajor;
126 static int debug_level;
127 static int maxframe[MAX_DEVICES];
128 
129 module_param(ttymajor, int, 0);
130 module_param(debug_level, int, 0);
131 module_param_array(maxframe, int, NULL, 0);
132 
133 MODULE_PARM_DESC(ttymajor, "TTY major device number override: 0=auto assigned");
134 MODULE_PARM_DESC(debug_level, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
135 MODULE_PARM_DESC(maxframe, "Maximum frame size used by device (4096 to 65535)");
136 
137 /*
138  * tty support and callbacks
139  */
140 static struct tty_driver *serial_driver;
141 
142 static int  open(struct tty_struct *tty, struct file * filp);
143 static void close(struct tty_struct *tty, struct file * filp);
144 static void hangup(struct tty_struct *tty);
145 static void set_termios(struct tty_struct *tty, struct ktermios *old_termios);
146 
147 static int  write(struct tty_struct *tty, const unsigned char *buf, int count);
148 static int put_char(struct tty_struct *tty, unsigned char ch);
149 static void send_xchar(struct tty_struct *tty, char ch);
150 static void wait_until_sent(struct tty_struct *tty, int timeout);
151 static int  write_room(struct tty_struct *tty);
152 static void flush_chars(struct tty_struct *tty);
153 static void flush_buffer(struct tty_struct *tty);
154 static void tx_hold(struct tty_struct *tty);
155 static void tx_release(struct tty_struct *tty);
156 
157 static int  ioctl(struct tty_struct *tty, unsigned int cmd, unsigned long arg);
158 static int  chars_in_buffer(struct tty_struct *tty);
159 static void throttle(struct tty_struct * tty);
160 static void unthrottle(struct tty_struct * tty);
161 static int set_break(struct tty_struct *tty, int break_state);
162 
163 /*
164  * generic HDLC support and callbacks
165  */
166 #if SYNCLINK_GENERIC_HDLC
167 #define dev_to_port(D) (dev_to_hdlc(D)->priv)
168 static void hdlcdev_tx_done(struct slgt_info *info);
169 static void hdlcdev_rx(struct slgt_info *info, char *buf, int size);
170 static int  hdlcdev_init(struct slgt_info *info);
171 static void hdlcdev_exit(struct slgt_info *info);
172 #endif
173 
174 
175 /*
176  * device specific structures, macros and functions
177  */
178 
179 #define SLGT_MAX_PORTS 4
180 #define SLGT_REG_SIZE  256
181 
182 /*
183  * conditional wait facility
184  */
185 struct cond_wait {
186 	struct cond_wait *next;
187 	wait_queue_head_t q;
188 	wait_queue_t wait;
189 	unsigned int data;
190 };
191 static void init_cond_wait(struct cond_wait *w, unsigned int data);
192 static void add_cond_wait(struct cond_wait **head, struct cond_wait *w);
193 static void remove_cond_wait(struct cond_wait **head, struct cond_wait *w);
194 static void flush_cond_wait(struct cond_wait **head);
195 
196 /*
197  * DMA buffer descriptor and access macros
198  */
199 struct slgt_desc
200 {
201 	__le16 count;
202 	__le16 status;
203 	__le32 pbuf;  /* physical address of data buffer */
204 	__le32 next;  /* physical address of next descriptor */
205 
206 	/* driver book keeping */
207 	char *buf;          /* virtual  address of data buffer */
208     	unsigned int pdesc; /* physical address of this descriptor */
209 	dma_addr_t buf_dma_addr;
210 	unsigned short buf_count;
211 };
212 
213 #define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
214 #define set_desc_next(a,b) (a).next   = cpu_to_le32((unsigned int)(b))
215 #define set_desc_count(a,b)(a).count  = cpu_to_le16((unsigned short)(b))
216 #define set_desc_eof(a,b)  (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
217 #define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
218 #define desc_count(a)      (le16_to_cpu((a).count))
219 #define desc_status(a)     (le16_to_cpu((a).status))
220 #define desc_complete(a)   (le16_to_cpu((a).status) & BIT15)
221 #define desc_eof(a)        (le16_to_cpu((a).status) & BIT2)
222 #define desc_crc_error(a)  (le16_to_cpu((a).status) & BIT1)
223 #define desc_abort(a)      (le16_to_cpu((a).status) & BIT0)
224 #define desc_residue(a)    ((le16_to_cpu((a).status) & 0x38) >> 3)
225 
226 struct _input_signal_events {
227 	int ri_up;
228 	int ri_down;
229 	int dsr_up;
230 	int dsr_down;
231 	int dcd_up;
232 	int dcd_down;
233 	int cts_up;
234 	int cts_down;
235 };
236 
237 /*
238  * device instance data structure
239  */
240 struct slgt_info {
241 	void *if_ptr;		/* General purpose pointer (used by SPPP) */
242 	struct tty_port port;
243 
244 	struct slgt_info *next_device;	/* device list link */
245 
246 	int magic;
247 
248 	char device_name[25];
249 	struct pci_dev *pdev;
250 
251 	int port_count;  /* count of ports on adapter */
252 	int adapter_num; /* adapter instance number */
253 	int port_num;    /* port instance number */
254 
255 	/* array of pointers to port contexts on this adapter */
256 	struct slgt_info *port_array[SLGT_MAX_PORTS];
257 
258 	int			line;		/* tty line instance number */
259 
260 	struct mgsl_icount	icount;
261 
262 	int			timeout;
263 	int			x_char;		/* xon/xoff character */
264 	unsigned int		read_status_mask;
265 	unsigned int 		ignore_status_mask;
266 
267 	wait_queue_head_t	status_event_wait_q;
268 	wait_queue_head_t	event_wait_q;
269 	struct timer_list	tx_timer;
270 	struct timer_list	rx_timer;
271 
272 	unsigned int            gpio_present;
273 	struct cond_wait        *gpio_wait_q;
274 
275 	spinlock_t lock;	/* spinlock for synchronizing with ISR */
276 
277 	struct work_struct task;
278 	u32 pending_bh;
279 	bool bh_requested;
280 	bool bh_running;
281 
282 	int isr_overflow;
283 	bool irq_requested;	/* true if IRQ requested */
284 	bool irq_occurred;	/* for diagnostics use */
285 
286 	/* device configuration */
287 
288 	unsigned int bus_type;
289 	unsigned int irq_level;
290 	unsigned long irq_flags;
291 
292 	unsigned char __iomem * reg_addr;  /* memory mapped registers address */
293 	u32 phys_reg_addr;
294 	bool reg_addr_requested;
295 
296 	MGSL_PARAMS params;       /* communications parameters */
297 	u32 idle_mode;
298 	u32 max_frame_size;       /* as set by device config */
299 
300 	unsigned int rbuf_fill_level;
301 	unsigned int rx_pio;
302 	unsigned int if_mode;
303 	unsigned int base_clock;
304 	unsigned int xsync;
305 	unsigned int xctrl;
306 
307 	/* device status */
308 
309 	bool rx_enabled;
310 	bool rx_restart;
311 
312 	bool tx_enabled;
313 	bool tx_active;
314 
315 	unsigned char signals;    /* serial signal states */
316 	int init_error;  /* initialization error */
317 
318 	unsigned char *tx_buf;
319 	int tx_count;
320 
321 	char flag_buf[MAX_ASYNC_BUFFER_SIZE];
322 	char char_buf[MAX_ASYNC_BUFFER_SIZE];
323 	bool drop_rts_on_tx_done;
324 	struct	_input_signal_events	input_signal_events;
325 
326 	int dcd_chkcount;	/* check counts to prevent */
327 	int cts_chkcount;	/* too many IRQs if a signal */
328 	int dsr_chkcount;	/* is floating */
329 	int ri_chkcount;
330 
331 	char *bufs;		/* virtual address of DMA buffer lists */
332 	dma_addr_t bufs_dma_addr; /* physical address of buffer descriptors */
333 
334 	unsigned int rbuf_count;
335 	struct slgt_desc *rbufs;
336 	unsigned int rbuf_current;
337 	unsigned int rbuf_index;
338 	unsigned int rbuf_fill_index;
339 	unsigned short rbuf_fill_count;
340 
341 	unsigned int tbuf_count;
342 	struct slgt_desc *tbufs;
343 	unsigned int tbuf_current;
344 	unsigned int tbuf_start;
345 
346 	unsigned char *tmp_rbuf;
347 	unsigned int tmp_rbuf_count;
348 
349 	/* SPPP/Cisco HDLC device parts */
350 
351 	int netcount;
352 	spinlock_t netlock;
353 #if SYNCLINK_GENERIC_HDLC
354 	struct net_device *netdev;
355 #endif
356 
357 };
358 
359 static MGSL_PARAMS default_params = {
360 	.mode            = MGSL_MODE_HDLC,
361 	.loopback        = 0,
362 	.flags           = HDLC_FLAG_UNDERRUN_ABORT15,
363 	.encoding        = HDLC_ENCODING_NRZI_SPACE,
364 	.clock_speed     = 0,
365 	.addr_filter     = 0xff,
366 	.crc_type        = HDLC_CRC_16_CCITT,
367 	.preamble_length = HDLC_PREAMBLE_LENGTH_8BITS,
368 	.preamble        = HDLC_PREAMBLE_PATTERN_NONE,
369 	.data_rate       = 9600,
370 	.data_bits       = 8,
371 	.stop_bits       = 1,
372 	.parity          = ASYNC_PARITY_NONE
373 };
374 
375 
376 #define BH_RECEIVE  1
377 #define BH_TRANSMIT 2
378 #define BH_STATUS   4
379 #define IO_PIN_SHUTDOWN_LIMIT 100
380 
381 #define DMABUFSIZE 256
382 #define DESC_LIST_SIZE 4096
383 
384 #define MASK_PARITY  BIT1
385 #define MASK_FRAMING BIT0
386 #define MASK_BREAK   BIT14
387 #define MASK_OVERRUN BIT4
388 
389 #define GSR   0x00 /* global status */
390 #define JCR   0x04 /* JTAG control */
391 #define IODR  0x08 /* GPIO direction */
392 #define IOER  0x0c /* GPIO interrupt enable */
393 #define IOVR  0x10 /* GPIO value */
394 #define IOSR  0x14 /* GPIO interrupt status */
395 #define TDR   0x80 /* tx data */
396 #define RDR   0x80 /* rx data */
397 #define TCR   0x82 /* tx control */
398 #define TIR   0x84 /* tx idle */
399 #define TPR   0x85 /* tx preamble */
400 #define RCR   0x86 /* rx control */
401 #define VCR   0x88 /* V.24 control */
402 #define CCR   0x89 /* clock control */
403 #define BDR   0x8a /* baud divisor */
404 #define SCR   0x8c /* serial control */
405 #define SSR   0x8e /* serial status */
406 #define RDCSR 0x90 /* rx DMA control/status */
407 #define TDCSR 0x94 /* tx DMA control/status */
408 #define RDDAR 0x98 /* rx DMA descriptor address */
409 #define TDDAR 0x9c /* tx DMA descriptor address */
410 #define XSR   0x40 /* extended sync pattern */
411 #define XCR   0x44 /* extended control */
412 
413 #define RXIDLE      BIT14
414 #define RXBREAK     BIT14
415 #define IRQ_TXDATA  BIT13
416 #define IRQ_TXIDLE  BIT12
417 #define IRQ_TXUNDER BIT11 /* HDLC */
418 #define IRQ_RXDATA  BIT10
419 #define IRQ_RXIDLE  BIT9  /* HDLC */
420 #define IRQ_RXBREAK BIT9  /* async */
421 #define IRQ_RXOVER  BIT8
422 #define IRQ_DSR     BIT7
423 #define IRQ_CTS     BIT6
424 #define IRQ_DCD     BIT5
425 #define IRQ_RI      BIT4
426 #define IRQ_ALL     0x3ff0
427 #define IRQ_MASTER  BIT0
428 
429 #define slgt_irq_on(info, mask) \
430 	wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
431 #define slgt_irq_off(info, mask) \
432 	wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
433 
434 static __u8  rd_reg8(struct slgt_info *info, unsigned int addr);
435 static void  wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value);
436 static __u16 rd_reg16(struct slgt_info *info, unsigned int addr);
437 static void  wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value);
438 static __u32 rd_reg32(struct slgt_info *info, unsigned int addr);
439 static void  wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value);
440 
441 static void  msc_set_vcr(struct slgt_info *info);
442 
443 static int  startup(struct slgt_info *info);
444 static int  block_til_ready(struct tty_struct *tty, struct file * filp,struct slgt_info *info);
445 static void shutdown(struct slgt_info *info);
446 static void program_hw(struct slgt_info *info);
447 static void change_params(struct slgt_info *info);
448 
449 static int  register_test(struct slgt_info *info);
450 static int  irq_test(struct slgt_info *info);
451 static int  loopback_test(struct slgt_info *info);
452 static int  adapter_test(struct slgt_info *info);
453 
454 static void reset_adapter(struct slgt_info *info);
455 static void reset_port(struct slgt_info *info);
456 static void async_mode(struct slgt_info *info);
457 static void sync_mode(struct slgt_info *info);
458 
459 static void rx_stop(struct slgt_info *info);
460 static void rx_start(struct slgt_info *info);
461 static void reset_rbufs(struct slgt_info *info);
462 static void free_rbufs(struct slgt_info *info, unsigned int first, unsigned int last);
463 static void rdma_reset(struct slgt_info *info);
464 static bool rx_get_frame(struct slgt_info *info);
465 static bool rx_get_buf(struct slgt_info *info);
466 
467 static void tx_start(struct slgt_info *info);
468 static void tx_stop(struct slgt_info *info);
469 static void tx_set_idle(struct slgt_info *info);
470 static unsigned int free_tbuf_count(struct slgt_info *info);
471 static unsigned int tbuf_bytes(struct slgt_info *info);
472 static void reset_tbufs(struct slgt_info *info);
473 static void tdma_reset(struct slgt_info *info);
474 static bool tx_load(struct slgt_info *info, const char *buf, unsigned int count);
475 
476 static void get_signals(struct slgt_info *info);
477 static void set_signals(struct slgt_info *info);
478 static void enable_loopback(struct slgt_info *info);
479 static void set_rate(struct slgt_info *info, u32 data_rate);
480 
481 static int  bh_action(struct slgt_info *info);
482 static void bh_handler(struct work_struct *work);
483 static void bh_transmit(struct slgt_info *info);
484 static void isr_serial(struct slgt_info *info);
485 static void isr_rdma(struct slgt_info *info);
486 static void isr_txeom(struct slgt_info *info, unsigned short status);
487 static void isr_tdma(struct slgt_info *info);
488 
489 static int  alloc_dma_bufs(struct slgt_info *info);
490 static void free_dma_bufs(struct slgt_info *info);
491 static int  alloc_desc(struct slgt_info *info);
492 static void free_desc(struct slgt_info *info);
493 static int  alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
494 static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
495 
496 static int  alloc_tmp_rbuf(struct slgt_info *info);
497 static void free_tmp_rbuf(struct slgt_info *info);
498 
499 static void tx_timeout(unsigned long context);
500 static void rx_timeout(unsigned long context);
501 
502 /*
503  * ioctl handlers
504  */
505 static int  get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount);
506 static int  get_params(struct slgt_info *info, MGSL_PARAMS __user *params);
507 static int  set_params(struct slgt_info *info, MGSL_PARAMS __user *params);
508 static int  get_txidle(struct slgt_info *info, int __user *idle_mode);
509 static int  set_txidle(struct slgt_info *info, int idle_mode);
510 static int  tx_enable(struct slgt_info *info, int enable);
511 static int  tx_abort(struct slgt_info *info);
512 static int  rx_enable(struct slgt_info *info, int enable);
513 static int  modem_input_wait(struct slgt_info *info,int arg);
514 static int  wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr);
515 static int  tiocmget(struct tty_struct *tty);
516 static int  tiocmset(struct tty_struct *tty,
517 				unsigned int set, unsigned int clear);
518 static int set_break(struct tty_struct *tty, int break_state);
519 static int  get_interface(struct slgt_info *info, int __user *if_mode);
520 static int  set_interface(struct slgt_info *info, int if_mode);
521 static int  set_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
522 static int  get_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
523 static int  wait_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
524 static int  get_xsync(struct slgt_info *info, int __user *if_mode);
525 static int  set_xsync(struct slgt_info *info, int if_mode);
526 static int  get_xctrl(struct slgt_info *info, int __user *if_mode);
527 static int  set_xctrl(struct slgt_info *info, int if_mode);
528 
529 /*
530  * driver functions
531  */
532 static void add_device(struct slgt_info *info);
533 static void device_init(int adapter_num, struct pci_dev *pdev);
534 static int  claim_resources(struct slgt_info *info);
535 static void release_resources(struct slgt_info *info);
536 
537 /*
538  * DEBUG OUTPUT CODE
539  */
540 #ifndef DBGINFO
541 #define DBGINFO(fmt)
542 #endif
543 #ifndef DBGERR
544 #define DBGERR(fmt)
545 #endif
546 #ifndef DBGBH
547 #define DBGBH(fmt)
548 #endif
549 #ifndef DBGISR
550 #define DBGISR(fmt)
551 #endif
552 
553 #ifdef DBGDATA
trace_block(struct slgt_info * info,const char * data,int count,const char * label)554 static void trace_block(struct slgt_info *info, const char *data, int count, const char *label)
555 {
556 	int i;
557 	int linecount;
558 	printk("%s %s data:\n",info->device_name, label);
559 	while(count) {
560 		linecount = (count > 16) ? 16 : count;
561 		for(i=0; i < linecount; i++)
562 			printk("%02X ",(unsigned char)data[i]);
563 		for(;i<17;i++)
564 			printk("   ");
565 		for(i=0;i<linecount;i++) {
566 			if (data[i]>=040 && data[i]<=0176)
567 				printk("%c",data[i]);
568 			else
569 				printk(".");
570 		}
571 		printk("\n");
572 		data  += linecount;
573 		count -= linecount;
574 	}
575 }
576 #else
577 #define DBGDATA(info, buf, size, label)
578 #endif
579 
580 #ifdef DBGTBUF
dump_tbufs(struct slgt_info * info)581 static void dump_tbufs(struct slgt_info *info)
582 {
583 	int i;
584 	printk("tbuf_current=%d\n", info->tbuf_current);
585 	for (i=0 ; i < info->tbuf_count ; i++) {
586 		printk("%d: count=%04X status=%04X\n",
587 			i, le16_to_cpu(info->tbufs[i].count), le16_to_cpu(info->tbufs[i].status));
588 	}
589 }
590 #else
591 #define DBGTBUF(info)
592 #endif
593 
594 #ifdef DBGRBUF
dump_rbufs(struct slgt_info * info)595 static void dump_rbufs(struct slgt_info *info)
596 {
597 	int i;
598 	printk("rbuf_current=%d\n", info->rbuf_current);
599 	for (i=0 ; i < info->rbuf_count ; i++) {
600 		printk("%d: count=%04X status=%04X\n",
601 			i, le16_to_cpu(info->rbufs[i].count), le16_to_cpu(info->rbufs[i].status));
602 	}
603 }
604 #else
605 #define DBGRBUF(info)
606 #endif
607 
sanity_check(struct slgt_info * info,char * devname,const char * name)608 static inline int sanity_check(struct slgt_info *info, char *devname, const char *name)
609 {
610 #ifdef SANITY_CHECK
611 	if (!info) {
612 		printk("null struct slgt_info for (%s) in %s\n", devname, name);
613 		return 1;
614 	}
615 	if (info->magic != MGSL_MAGIC) {
616 		printk("bad magic number struct slgt_info (%s) in %s\n", devname, name);
617 		return 1;
618 	}
619 #else
620 	if (!info)
621 		return 1;
622 #endif
623 	return 0;
624 }
625 
626 /**
627  * line discipline callback wrappers
628  *
629  * The wrappers maintain line discipline references
630  * while calling into the line discipline.
631  *
632  * ldisc_receive_buf  - pass receive data to line discipline
633  */
ldisc_receive_buf(struct tty_struct * tty,const __u8 * data,char * flags,int count)634 static void ldisc_receive_buf(struct tty_struct *tty,
635 			      const __u8 *data, char *flags, int count)
636 {
637 	struct tty_ldisc *ld;
638 	if (!tty)
639 		return;
640 	ld = tty_ldisc_ref(tty);
641 	if (ld) {
642 		if (ld->ops->receive_buf)
643 			ld->ops->receive_buf(tty, data, flags, count);
644 		tty_ldisc_deref(ld);
645 	}
646 }
647 
648 /* tty callbacks */
649 
open(struct tty_struct * tty,struct file * filp)650 static int open(struct tty_struct *tty, struct file *filp)
651 {
652 	struct slgt_info *info;
653 	int retval, line;
654 	unsigned long flags;
655 
656 	line = tty->index;
657 	if ((line < 0) || (line >= slgt_device_count)) {
658 		DBGERR(("%s: open with invalid line #%d.\n", driver_name, line));
659 		return -ENODEV;
660 	}
661 
662 	info = slgt_device_list;
663 	while(info && info->line != line)
664 		info = info->next_device;
665 	if (sanity_check(info, tty->name, "open"))
666 		return -ENODEV;
667 	if (info->init_error) {
668 		DBGERR(("%s init error=%d\n", info->device_name, info->init_error));
669 		return -ENODEV;
670 	}
671 
672 	tty->driver_data = info;
673 	info->port.tty = tty;
674 
675 	DBGINFO(("%s open, old ref count = %d\n", info->device_name, info->port.count));
676 
677 	/* If port is closing, signal caller to try again */
678 	if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
679 		if (info->port.flags & ASYNC_CLOSING)
680 			interruptible_sleep_on(&info->port.close_wait);
681 		retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
682 			-EAGAIN : -ERESTARTSYS);
683 		goto cleanup;
684 	}
685 
686 	mutex_lock(&info->port.mutex);
687 	info->port.tty->low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
688 
689 	spin_lock_irqsave(&info->netlock, flags);
690 	if (info->netcount) {
691 		retval = -EBUSY;
692 		spin_unlock_irqrestore(&info->netlock, flags);
693 		mutex_unlock(&info->port.mutex);
694 		goto cleanup;
695 	}
696 	info->port.count++;
697 	spin_unlock_irqrestore(&info->netlock, flags);
698 
699 	if (info->port.count == 1) {
700 		/* 1st open on this device, init hardware */
701 		retval = startup(info);
702 		if (retval < 0) {
703 			mutex_unlock(&info->port.mutex);
704 			goto cleanup;
705 		}
706 	}
707 	mutex_unlock(&info->port.mutex);
708 	retval = block_til_ready(tty, filp, info);
709 	if (retval) {
710 		DBGINFO(("%s block_til_ready rc=%d\n", info->device_name, retval));
711 		goto cleanup;
712 	}
713 
714 	retval = 0;
715 
716 cleanup:
717 	if (retval) {
718 		if (tty->count == 1)
719 			info->port.tty = NULL; /* tty layer will release tty struct */
720 		if(info->port.count)
721 			info->port.count--;
722 	}
723 
724 	DBGINFO(("%s open rc=%d\n", info->device_name, retval));
725 	return retval;
726 }
727 
close(struct tty_struct * tty,struct file * filp)728 static void close(struct tty_struct *tty, struct file *filp)
729 {
730 	struct slgt_info *info = tty->driver_data;
731 
732 	if (sanity_check(info, tty->name, "close"))
733 		return;
734 	DBGINFO(("%s close entry, count=%d\n", info->device_name, info->port.count));
735 
736 	if (tty_port_close_start(&info->port, tty, filp) == 0)
737 		goto cleanup;
738 
739 	mutex_lock(&info->port.mutex);
740  	if (info->port.flags & ASYNC_INITIALIZED)
741  		wait_until_sent(tty, info->timeout);
742 	flush_buffer(tty);
743 	tty_ldisc_flush(tty);
744 
745 	shutdown(info);
746 	mutex_unlock(&info->port.mutex);
747 
748 	tty_port_close_end(&info->port, tty);
749 	info->port.tty = NULL;
750 cleanup:
751 	DBGINFO(("%s close exit, count=%d\n", tty->driver->name, info->port.count));
752 }
753 
hangup(struct tty_struct * tty)754 static void hangup(struct tty_struct *tty)
755 {
756 	struct slgt_info *info = tty->driver_data;
757 	unsigned long flags;
758 
759 	if (sanity_check(info, tty->name, "hangup"))
760 		return;
761 	DBGINFO(("%s hangup\n", info->device_name));
762 
763 	flush_buffer(tty);
764 
765 	mutex_lock(&info->port.mutex);
766 	shutdown(info);
767 
768 	spin_lock_irqsave(&info->port.lock, flags);
769 	info->port.count = 0;
770 	info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
771 	info->port.tty = NULL;
772 	spin_unlock_irqrestore(&info->port.lock, flags);
773 	mutex_unlock(&info->port.mutex);
774 
775 	wake_up_interruptible(&info->port.open_wait);
776 }
777 
set_termios(struct tty_struct * tty,struct ktermios * old_termios)778 static void set_termios(struct tty_struct *tty, struct ktermios *old_termios)
779 {
780 	struct slgt_info *info = tty->driver_data;
781 	unsigned long flags;
782 
783 	DBGINFO(("%s set_termios\n", tty->driver->name));
784 
785 	change_params(info);
786 
787 	/* Handle transition to B0 status */
788 	if (old_termios->c_cflag & CBAUD &&
789 	    !(tty->termios->c_cflag & CBAUD)) {
790 		info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
791 		spin_lock_irqsave(&info->lock,flags);
792 		set_signals(info);
793 		spin_unlock_irqrestore(&info->lock,flags);
794 	}
795 
796 	/* Handle transition away from B0 status */
797 	if (!(old_termios->c_cflag & CBAUD) &&
798 	    tty->termios->c_cflag & CBAUD) {
799 		info->signals |= SerialSignal_DTR;
800  		if (!(tty->termios->c_cflag & CRTSCTS) ||
801  		    !test_bit(TTY_THROTTLED, &tty->flags)) {
802 			info->signals |= SerialSignal_RTS;
803  		}
804 		spin_lock_irqsave(&info->lock,flags);
805 	 	set_signals(info);
806 		spin_unlock_irqrestore(&info->lock,flags);
807 	}
808 
809 	/* Handle turning off CRTSCTS */
810 	if (old_termios->c_cflag & CRTSCTS &&
811 	    !(tty->termios->c_cflag & CRTSCTS)) {
812 		tty->hw_stopped = 0;
813 		tx_release(tty);
814 	}
815 }
816 
update_tx_timer(struct slgt_info * info)817 static void update_tx_timer(struct slgt_info *info)
818 {
819 	/*
820 	 * use worst case speed of 1200bps to calculate transmit timeout
821 	 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
822 	 */
823 	if (info->params.mode == MGSL_MODE_HDLC) {
824 		int timeout  = (tbuf_bytes(info) * 7) + 1000;
825 		mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(timeout));
826 	}
827 }
828 
write(struct tty_struct * tty,const unsigned char * buf,int count)829 static int write(struct tty_struct *tty,
830 		 const unsigned char *buf, int count)
831 {
832 	int ret = 0;
833 	struct slgt_info *info = tty->driver_data;
834 	unsigned long flags;
835 
836 	if (sanity_check(info, tty->name, "write"))
837 		return -EIO;
838 
839 	DBGINFO(("%s write count=%d\n", info->device_name, count));
840 
841 	if (!info->tx_buf || (count > info->max_frame_size))
842 		return -EIO;
843 
844 	if (!count || tty->stopped || tty->hw_stopped)
845 		return 0;
846 
847 	spin_lock_irqsave(&info->lock, flags);
848 
849 	if (info->tx_count) {
850 		/* send accumulated data from send_char() */
851 		if (!tx_load(info, info->tx_buf, info->tx_count))
852 			goto cleanup;
853 		info->tx_count = 0;
854 	}
855 
856 	if (tx_load(info, buf, count))
857 		ret = count;
858 
859 cleanup:
860 	spin_unlock_irqrestore(&info->lock, flags);
861 	DBGINFO(("%s write rc=%d\n", info->device_name, ret));
862 	return ret;
863 }
864 
put_char(struct tty_struct * tty,unsigned char ch)865 static int put_char(struct tty_struct *tty, unsigned char ch)
866 {
867 	struct slgt_info *info = tty->driver_data;
868 	unsigned long flags;
869 	int ret = 0;
870 
871 	if (sanity_check(info, tty->name, "put_char"))
872 		return 0;
873 	DBGINFO(("%s put_char(%d)\n", info->device_name, ch));
874 	if (!info->tx_buf)
875 		return 0;
876 	spin_lock_irqsave(&info->lock,flags);
877 	if (info->tx_count < info->max_frame_size) {
878 		info->tx_buf[info->tx_count++] = ch;
879 		ret = 1;
880 	}
881 	spin_unlock_irqrestore(&info->lock,flags);
882 	return ret;
883 }
884 
send_xchar(struct tty_struct * tty,char ch)885 static void send_xchar(struct tty_struct *tty, char ch)
886 {
887 	struct slgt_info *info = tty->driver_data;
888 	unsigned long flags;
889 
890 	if (sanity_check(info, tty->name, "send_xchar"))
891 		return;
892 	DBGINFO(("%s send_xchar(%d)\n", info->device_name, ch));
893 	info->x_char = ch;
894 	if (ch) {
895 		spin_lock_irqsave(&info->lock,flags);
896 		if (!info->tx_enabled)
897 		 	tx_start(info);
898 		spin_unlock_irqrestore(&info->lock,flags);
899 	}
900 }
901 
wait_until_sent(struct tty_struct * tty,int timeout)902 static void wait_until_sent(struct tty_struct *tty, int timeout)
903 {
904 	struct slgt_info *info = tty->driver_data;
905 	unsigned long orig_jiffies, char_time;
906 
907 	if (!info )
908 		return;
909 	if (sanity_check(info, tty->name, "wait_until_sent"))
910 		return;
911 	DBGINFO(("%s wait_until_sent entry\n", info->device_name));
912 	if (!(info->port.flags & ASYNC_INITIALIZED))
913 		goto exit;
914 
915 	orig_jiffies = jiffies;
916 
917 	/* Set check interval to 1/5 of estimated time to
918 	 * send a character, and make it at least 1. The check
919 	 * interval should also be less than the timeout.
920 	 * Note: use tight timings here to satisfy the NIST-PCTS.
921 	 */
922 
923 	if (info->params.data_rate) {
924 	       	char_time = info->timeout/(32 * 5);
925 		if (!char_time)
926 			char_time++;
927 	} else
928 		char_time = 1;
929 
930 	if (timeout)
931 		char_time = min_t(unsigned long, char_time, timeout);
932 
933 	while (info->tx_active) {
934 		msleep_interruptible(jiffies_to_msecs(char_time));
935 		if (signal_pending(current))
936 			break;
937 		if (timeout && time_after(jiffies, orig_jiffies + timeout))
938 			break;
939 	}
940 exit:
941 	DBGINFO(("%s wait_until_sent exit\n", info->device_name));
942 }
943 
write_room(struct tty_struct * tty)944 static int write_room(struct tty_struct *tty)
945 {
946 	struct slgt_info *info = tty->driver_data;
947 	int ret;
948 
949 	if (sanity_check(info, tty->name, "write_room"))
950 		return 0;
951 	ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
952 	DBGINFO(("%s write_room=%d\n", info->device_name, ret));
953 	return ret;
954 }
955 
flush_chars(struct tty_struct * tty)956 static void flush_chars(struct tty_struct *tty)
957 {
958 	struct slgt_info *info = tty->driver_data;
959 	unsigned long flags;
960 
961 	if (sanity_check(info, tty->name, "flush_chars"))
962 		return;
963 	DBGINFO(("%s flush_chars entry tx_count=%d\n", info->device_name, info->tx_count));
964 
965 	if (info->tx_count <= 0 || tty->stopped ||
966 	    tty->hw_stopped || !info->tx_buf)
967 		return;
968 
969 	DBGINFO(("%s flush_chars start transmit\n", info->device_name));
970 
971 	spin_lock_irqsave(&info->lock,flags);
972 	if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
973 		info->tx_count = 0;
974 	spin_unlock_irqrestore(&info->lock,flags);
975 }
976 
flush_buffer(struct tty_struct * tty)977 static void flush_buffer(struct tty_struct *tty)
978 {
979 	struct slgt_info *info = tty->driver_data;
980 	unsigned long flags;
981 
982 	if (sanity_check(info, tty->name, "flush_buffer"))
983 		return;
984 	DBGINFO(("%s flush_buffer\n", info->device_name));
985 
986 	spin_lock_irqsave(&info->lock, flags);
987 	info->tx_count = 0;
988 	spin_unlock_irqrestore(&info->lock, flags);
989 
990 	tty_wakeup(tty);
991 }
992 
993 /*
994  * throttle (stop) transmitter
995  */
tx_hold(struct tty_struct * tty)996 static void tx_hold(struct tty_struct *tty)
997 {
998 	struct slgt_info *info = tty->driver_data;
999 	unsigned long flags;
1000 
1001 	if (sanity_check(info, tty->name, "tx_hold"))
1002 		return;
1003 	DBGINFO(("%s tx_hold\n", info->device_name));
1004 	spin_lock_irqsave(&info->lock,flags);
1005 	if (info->tx_enabled && info->params.mode == MGSL_MODE_ASYNC)
1006 	 	tx_stop(info);
1007 	spin_unlock_irqrestore(&info->lock,flags);
1008 }
1009 
1010 /*
1011  * release (start) transmitter
1012  */
tx_release(struct tty_struct * tty)1013 static void tx_release(struct tty_struct *tty)
1014 {
1015 	struct slgt_info *info = tty->driver_data;
1016 	unsigned long flags;
1017 
1018 	if (sanity_check(info, tty->name, "tx_release"))
1019 		return;
1020 	DBGINFO(("%s tx_release\n", info->device_name));
1021 	spin_lock_irqsave(&info->lock, flags);
1022 	if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
1023 		info->tx_count = 0;
1024 	spin_unlock_irqrestore(&info->lock, flags);
1025 }
1026 
1027 /*
1028  * Service an IOCTL request
1029  *
1030  * Arguments
1031  *
1032  * 	tty	pointer to tty instance data
1033  * 	cmd	IOCTL command code
1034  * 	arg	command argument/context
1035  *
1036  * Return 0 if success, otherwise error code
1037  */
ioctl(struct tty_struct * tty,unsigned int cmd,unsigned long arg)1038 static int ioctl(struct tty_struct *tty,
1039 		 unsigned int cmd, unsigned long arg)
1040 {
1041 	struct slgt_info *info = tty->driver_data;
1042 	void __user *argp = (void __user *)arg;
1043 	int ret;
1044 
1045 	if (sanity_check(info, tty->name, "ioctl"))
1046 		return -ENODEV;
1047 	DBGINFO(("%s ioctl() cmd=%08X\n", info->device_name, cmd));
1048 
1049 	if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
1050 	    (cmd != TIOCMIWAIT)) {
1051 		if (tty->flags & (1 << TTY_IO_ERROR))
1052 		    return -EIO;
1053 	}
1054 
1055 	switch (cmd) {
1056 	case MGSL_IOCWAITEVENT:
1057 		return wait_mgsl_event(info, argp);
1058 	case TIOCMIWAIT:
1059 		return modem_input_wait(info,(int)arg);
1060 	case MGSL_IOCSGPIO:
1061 		return set_gpio(info, argp);
1062 	case MGSL_IOCGGPIO:
1063 		return get_gpio(info, argp);
1064 	case MGSL_IOCWAITGPIO:
1065 		return wait_gpio(info, argp);
1066 	case MGSL_IOCGXSYNC:
1067 		return get_xsync(info, argp);
1068 	case MGSL_IOCSXSYNC:
1069 		return set_xsync(info, (int)arg);
1070 	case MGSL_IOCGXCTRL:
1071 		return get_xctrl(info, argp);
1072 	case MGSL_IOCSXCTRL:
1073 		return set_xctrl(info, (int)arg);
1074 	}
1075 	mutex_lock(&info->port.mutex);
1076 	switch (cmd) {
1077 	case MGSL_IOCGPARAMS:
1078 		ret = get_params(info, argp);
1079 		break;
1080 	case MGSL_IOCSPARAMS:
1081 		ret = set_params(info, argp);
1082 		break;
1083 	case MGSL_IOCGTXIDLE:
1084 		ret = get_txidle(info, argp);
1085 		break;
1086 	case MGSL_IOCSTXIDLE:
1087 		ret = set_txidle(info, (int)arg);
1088 		break;
1089 	case MGSL_IOCTXENABLE:
1090 		ret = tx_enable(info, (int)arg);
1091 		break;
1092 	case MGSL_IOCRXENABLE:
1093 		ret = rx_enable(info, (int)arg);
1094 		break;
1095 	case MGSL_IOCTXABORT:
1096 		ret = tx_abort(info);
1097 		break;
1098 	case MGSL_IOCGSTATS:
1099 		ret = get_stats(info, argp);
1100 		break;
1101 	case MGSL_IOCGIF:
1102 		ret = get_interface(info, argp);
1103 		break;
1104 	case MGSL_IOCSIF:
1105 		ret = set_interface(info,(int)arg);
1106 		break;
1107 	default:
1108 		ret = -ENOIOCTLCMD;
1109 	}
1110 	mutex_unlock(&info->port.mutex);
1111 	return ret;
1112 }
1113 
get_icount(struct tty_struct * tty,struct serial_icounter_struct * icount)1114 static int get_icount(struct tty_struct *tty,
1115 				struct serial_icounter_struct *icount)
1116 
1117 {
1118 	struct slgt_info *info = tty->driver_data;
1119 	struct mgsl_icount cnow;	/* kernel counter temps */
1120 	unsigned long flags;
1121 
1122 	spin_lock_irqsave(&info->lock,flags);
1123 	cnow = info->icount;
1124 	spin_unlock_irqrestore(&info->lock,flags);
1125 
1126 	icount->cts = cnow.cts;
1127 	icount->dsr = cnow.dsr;
1128 	icount->rng = cnow.rng;
1129 	icount->dcd = cnow.dcd;
1130 	icount->rx = cnow.rx;
1131 	icount->tx = cnow.tx;
1132 	icount->frame = cnow.frame;
1133 	icount->overrun = cnow.overrun;
1134 	icount->parity = cnow.parity;
1135 	icount->brk = cnow.brk;
1136 	icount->buf_overrun = cnow.buf_overrun;
1137 
1138 	return 0;
1139 }
1140 
1141 /*
1142  * support for 32 bit ioctl calls on 64 bit systems
1143  */
1144 #ifdef CONFIG_COMPAT
get_params32(struct slgt_info * info,struct MGSL_PARAMS32 __user * user_params)1145 static long get_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *user_params)
1146 {
1147 	struct MGSL_PARAMS32 tmp_params;
1148 
1149 	DBGINFO(("%s get_params32\n", info->device_name));
1150 	memset(&tmp_params, 0, sizeof(tmp_params));
1151 	tmp_params.mode            = (compat_ulong_t)info->params.mode;
1152 	tmp_params.loopback        = info->params.loopback;
1153 	tmp_params.flags           = info->params.flags;
1154 	tmp_params.encoding        = info->params.encoding;
1155 	tmp_params.clock_speed     = (compat_ulong_t)info->params.clock_speed;
1156 	tmp_params.addr_filter     = info->params.addr_filter;
1157 	tmp_params.crc_type        = info->params.crc_type;
1158 	tmp_params.preamble_length = info->params.preamble_length;
1159 	tmp_params.preamble        = info->params.preamble;
1160 	tmp_params.data_rate       = (compat_ulong_t)info->params.data_rate;
1161 	tmp_params.data_bits       = info->params.data_bits;
1162 	tmp_params.stop_bits       = info->params.stop_bits;
1163 	tmp_params.parity          = info->params.parity;
1164 	if (copy_to_user(user_params, &tmp_params, sizeof(struct MGSL_PARAMS32)))
1165 		return -EFAULT;
1166 	return 0;
1167 }
1168 
set_params32(struct slgt_info * info,struct MGSL_PARAMS32 __user * new_params)1169 static long set_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *new_params)
1170 {
1171 	struct MGSL_PARAMS32 tmp_params;
1172 
1173 	DBGINFO(("%s set_params32\n", info->device_name));
1174 	if (copy_from_user(&tmp_params, new_params, sizeof(struct MGSL_PARAMS32)))
1175 		return -EFAULT;
1176 
1177 	spin_lock(&info->lock);
1178 	if (tmp_params.mode == MGSL_MODE_BASE_CLOCK) {
1179 		info->base_clock = tmp_params.clock_speed;
1180 	} else {
1181 		info->params.mode            = tmp_params.mode;
1182 		info->params.loopback        = tmp_params.loopback;
1183 		info->params.flags           = tmp_params.flags;
1184 		info->params.encoding        = tmp_params.encoding;
1185 		info->params.clock_speed     = tmp_params.clock_speed;
1186 		info->params.addr_filter     = tmp_params.addr_filter;
1187 		info->params.crc_type        = tmp_params.crc_type;
1188 		info->params.preamble_length = tmp_params.preamble_length;
1189 		info->params.preamble        = tmp_params.preamble;
1190 		info->params.data_rate       = tmp_params.data_rate;
1191 		info->params.data_bits       = tmp_params.data_bits;
1192 		info->params.stop_bits       = tmp_params.stop_bits;
1193 		info->params.parity          = tmp_params.parity;
1194 	}
1195 	spin_unlock(&info->lock);
1196 
1197 	program_hw(info);
1198 
1199 	return 0;
1200 }
1201 
slgt_compat_ioctl(struct tty_struct * tty,unsigned int cmd,unsigned long arg)1202 static long slgt_compat_ioctl(struct tty_struct *tty,
1203 			 unsigned int cmd, unsigned long arg)
1204 {
1205 	struct slgt_info *info = tty->driver_data;
1206 	int rc = -ENOIOCTLCMD;
1207 
1208 	if (sanity_check(info, tty->name, "compat_ioctl"))
1209 		return -ENODEV;
1210 	DBGINFO(("%s compat_ioctl() cmd=%08X\n", info->device_name, cmd));
1211 
1212 	switch (cmd) {
1213 
1214 	case MGSL_IOCSPARAMS32:
1215 		rc = set_params32(info, compat_ptr(arg));
1216 		break;
1217 
1218 	case MGSL_IOCGPARAMS32:
1219 		rc = get_params32(info, compat_ptr(arg));
1220 		break;
1221 
1222 	case MGSL_IOCGPARAMS:
1223 	case MGSL_IOCSPARAMS:
1224 	case MGSL_IOCGTXIDLE:
1225 	case MGSL_IOCGSTATS:
1226 	case MGSL_IOCWAITEVENT:
1227 	case MGSL_IOCGIF:
1228 	case MGSL_IOCSGPIO:
1229 	case MGSL_IOCGGPIO:
1230 	case MGSL_IOCWAITGPIO:
1231 	case MGSL_IOCGXSYNC:
1232 	case MGSL_IOCGXCTRL:
1233 	case MGSL_IOCSTXIDLE:
1234 	case MGSL_IOCTXENABLE:
1235 	case MGSL_IOCRXENABLE:
1236 	case MGSL_IOCTXABORT:
1237 	case TIOCMIWAIT:
1238 	case MGSL_IOCSIF:
1239 	case MGSL_IOCSXSYNC:
1240 	case MGSL_IOCSXCTRL:
1241 		rc = ioctl(tty, cmd, arg);
1242 		break;
1243 	}
1244 
1245 	DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info->device_name, cmd, rc));
1246 	return rc;
1247 }
1248 #else
1249 #define slgt_compat_ioctl NULL
1250 #endif /* ifdef CONFIG_COMPAT */
1251 
1252 /*
1253  * proc fs support
1254  */
line_info(struct seq_file * m,struct slgt_info * info)1255 static inline void line_info(struct seq_file *m, struct slgt_info *info)
1256 {
1257 	char stat_buf[30];
1258 	unsigned long flags;
1259 
1260 	seq_printf(m, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
1261 		      info->device_name, info->phys_reg_addr,
1262 		      info->irq_level, info->max_frame_size);
1263 
1264 	/* output current serial signal states */
1265 	spin_lock_irqsave(&info->lock,flags);
1266 	get_signals(info);
1267 	spin_unlock_irqrestore(&info->lock,flags);
1268 
1269 	stat_buf[0] = 0;
1270 	stat_buf[1] = 0;
1271 	if (info->signals & SerialSignal_RTS)
1272 		strcat(stat_buf, "|RTS");
1273 	if (info->signals & SerialSignal_CTS)
1274 		strcat(stat_buf, "|CTS");
1275 	if (info->signals & SerialSignal_DTR)
1276 		strcat(stat_buf, "|DTR");
1277 	if (info->signals & SerialSignal_DSR)
1278 		strcat(stat_buf, "|DSR");
1279 	if (info->signals & SerialSignal_DCD)
1280 		strcat(stat_buf, "|CD");
1281 	if (info->signals & SerialSignal_RI)
1282 		strcat(stat_buf, "|RI");
1283 
1284 	if (info->params.mode != MGSL_MODE_ASYNC) {
1285 		seq_printf(m, "\tHDLC txok:%d rxok:%d",
1286 			       info->icount.txok, info->icount.rxok);
1287 		if (info->icount.txunder)
1288 			seq_printf(m, " txunder:%d", info->icount.txunder);
1289 		if (info->icount.txabort)
1290 			seq_printf(m, " txabort:%d", info->icount.txabort);
1291 		if (info->icount.rxshort)
1292 			seq_printf(m, " rxshort:%d", info->icount.rxshort);
1293 		if (info->icount.rxlong)
1294 			seq_printf(m, " rxlong:%d", info->icount.rxlong);
1295 		if (info->icount.rxover)
1296 			seq_printf(m, " rxover:%d", info->icount.rxover);
1297 		if (info->icount.rxcrc)
1298 			seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
1299 	} else {
1300 		seq_printf(m, "\tASYNC tx:%d rx:%d",
1301 			       info->icount.tx, info->icount.rx);
1302 		if (info->icount.frame)
1303 			seq_printf(m, " fe:%d", info->icount.frame);
1304 		if (info->icount.parity)
1305 			seq_printf(m, " pe:%d", info->icount.parity);
1306 		if (info->icount.brk)
1307 			seq_printf(m, " brk:%d", info->icount.brk);
1308 		if (info->icount.overrun)
1309 			seq_printf(m, " oe:%d", info->icount.overrun);
1310 	}
1311 
1312 	/* Append serial signal status to end */
1313 	seq_printf(m, " %s\n", stat_buf+1);
1314 
1315 	seq_printf(m, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
1316 		       info->tx_active,info->bh_requested,info->bh_running,
1317 		       info->pending_bh);
1318 }
1319 
1320 /* Called to print information about devices
1321  */
synclink_gt_proc_show(struct seq_file * m,void * v)1322 static int synclink_gt_proc_show(struct seq_file *m, void *v)
1323 {
1324 	struct slgt_info *info;
1325 
1326 	seq_puts(m, "synclink_gt driver\n");
1327 
1328 	info = slgt_device_list;
1329 	while( info ) {
1330 		line_info(m, info);
1331 		info = info->next_device;
1332 	}
1333 	return 0;
1334 }
1335 
synclink_gt_proc_open(struct inode * inode,struct file * file)1336 static int synclink_gt_proc_open(struct inode *inode, struct file *file)
1337 {
1338 	return single_open(file, synclink_gt_proc_show, NULL);
1339 }
1340 
1341 static const struct file_operations synclink_gt_proc_fops = {
1342 	.owner		= THIS_MODULE,
1343 	.open		= synclink_gt_proc_open,
1344 	.read		= seq_read,
1345 	.llseek		= seq_lseek,
1346 	.release	= single_release,
1347 };
1348 
1349 /*
1350  * return count of bytes in transmit buffer
1351  */
chars_in_buffer(struct tty_struct * tty)1352 static int chars_in_buffer(struct tty_struct *tty)
1353 {
1354 	struct slgt_info *info = tty->driver_data;
1355 	int count;
1356 	if (sanity_check(info, tty->name, "chars_in_buffer"))
1357 		return 0;
1358 	count = tbuf_bytes(info);
1359 	DBGINFO(("%s chars_in_buffer()=%d\n", info->device_name, count));
1360 	return count;
1361 }
1362 
1363 /*
1364  * signal remote device to throttle send data (our receive data)
1365  */
throttle(struct tty_struct * tty)1366 static void throttle(struct tty_struct * tty)
1367 {
1368 	struct slgt_info *info = tty->driver_data;
1369 	unsigned long flags;
1370 
1371 	if (sanity_check(info, tty->name, "throttle"))
1372 		return;
1373 	DBGINFO(("%s throttle\n", info->device_name));
1374 	if (I_IXOFF(tty))
1375 		send_xchar(tty, STOP_CHAR(tty));
1376  	if (tty->termios->c_cflag & CRTSCTS) {
1377 		spin_lock_irqsave(&info->lock,flags);
1378 		info->signals &= ~SerialSignal_RTS;
1379 	 	set_signals(info);
1380 		spin_unlock_irqrestore(&info->lock,flags);
1381 	}
1382 }
1383 
1384 /*
1385  * signal remote device to stop throttling send data (our receive data)
1386  */
unthrottle(struct tty_struct * tty)1387 static void unthrottle(struct tty_struct * tty)
1388 {
1389 	struct slgt_info *info = tty->driver_data;
1390 	unsigned long flags;
1391 
1392 	if (sanity_check(info, tty->name, "unthrottle"))
1393 		return;
1394 	DBGINFO(("%s unthrottle\n", info->device_name));
1395 	if (I_IXOFF(tty)) {
1396 		if (info->x_char)
1397 			info->x_char = 0;
1398 		else
1399 			send_xchar(tty, START_CHAR(tty));
1400 	}
1401  	if (tty->termios->c_cflag & CRTSCTS) {
1402 		spin_lock_irqsave(&info->lock,flags);
1403 		info->signals |= SerialSignal_RTS;
1404 	 	set_signals(info);
1405 		spin_unlock_irqrestore(&info->lock,flags);
1406 	}
1407 }
1408 
1409 /*
1410  * set or clear transmit break condition
1411  * break_state	-1=set break condition, 0=clear
1412  */
set_break(struct tty_struct * tty,int break_state)1413 static int set_break(struct tty_struct *tty, int break_state)
1414 {
1415 	struct slgt_info *info = tty->driver_data;
1416 	unsigned short value;
1417 	unsigned long flags;
1418 
1419 	if (sanity_check(info, tty->name, "set_break"))
1420 		return -EINVAL;
1421 	DBGINFO(("%s set_break(%d)\n", info->device_name, break_state));
1422 
1423 	spin_lock_irqsave(&info->lock,flags);
1424 	value = rd_reg16(info, TCR);
1425  	if (break_state == -1)
1426 		value |= BIT6;
1427 	else
1428 		value &= ~BIT6;
1429 	wr_reg16(info, TCR, value);
1430 	spin_unlock_irqrestore(&info->lock,flags);
1431 	return 0;
1432 }
1433 
1434 #if SYNCLINK_GENERIC_HDLC
1435 
1436 /**
1437  * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1438  * set encoding and frame check sequence (FCS) options
1439  *
1440  * dev       pointer to network device structure
1441  * encoding  serial encoding setting
1442  * parity    FCS setting
1443  *
1444  * returns 0 if success, otherwise error code
1445  */
hdlcdev_attach(struct net_device * dev,unsigned short encoding,unsigned short parity)1446 static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
1447 			  unsigned short parity)
1448 {
1449 	struct slgt_info *info = dev_to_port(dev);
1450 	unsigned char  new_encoding;
1451 	unsigned short new_crctype;
1452 
1453 	/* return error if TTY interface open */
1454 	if (info->port.count)
1455 		return -EBUSY;
1456 
1457 	DBGINFO(("%s hdlcdev_attach\n", info->device_name));
1458 
1459 	switch (encoding)
1460 	{
1461 	case ENCODING_NRZ:        new_encoding = HDLC_ENCODING_NRZ; break;
1462 	case ENCODING_NRZI:       new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
1463 	case ENCODING_FM_MARK:    new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
1464 	case ENCODING_FM_SPACE:   new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
1465 	case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
1466 	default: return -EINVAL;
1467 	}
1468 
1469 	switch (parity)
1470 	{
1471 	case PARITY_NONE:            new_crctype = HDLC_CRC_NONE; break;
1472 	case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
1473 	case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
1474 	default: return -EINVAL;
1475 	}
1476 
1477 	info->params.encoding = new_encoding;
1478 	info->params.crc_type = new_crctype;
1479 
1480 	/* if network interface up, reprogram hardware */
1481 	if (info->netcount)
1482 		program_hw(info);
1483 
1484 	return 0;
1485 }
1486 
1487 /**
1488  * called by generic HDLC layer to send frame
1489  *
1490  * skb  socket buffer containing HDLC frame
1491  * dev  pointer to network device structure
1492  */
hdlcdev_xmit(struct sk_buff * skb,struct net_device * dev)1493 static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
1494 				      struct net_device *dev)
1495 {
1496 	struct slgt_info *info = dev_to_port(dev);
1497 	unsigned long flags;
1498 
1499 	DBGINFO(("%s hdlc_xmit\n", dev->name));
1500 
1501 	if (!skb->len)
1502 		return NETDEV_TX_OK;
1503 
1504 	/* stop sending until this frame completes */
1505 	netif_stop_queue(dev);
1506 
1507 	/* update network statistics */
1508 	dev->stats.tx_packets++;
1509 	dev->stats.tx_bytes += skb->len;
1510 
1511 	/* save start time for transmit timeout detection */
1512 	dev->trans_start = jiffies;
1513 
1514 	spin_lock_irqsave(&info->lock, flags);
1515 	tx_load(info, skb->data, skb->len);
1516 	spin_unlock_irqrestore(&info->lock, flags);
1517 
1518 	/* done with socket buffer, so free it */
1519 	dev_kfree_skb(skb);
1520 
1521 	return NETDEV_TX_OK;
1522 }
1523 
1524 /**
1525  * called by network layer when interface enabled
1526  * claim resources and initialize hardware
1527  *
1528  * dev  pointer to network device structure
1529  *
1530  * returns 0 if success, otherwise error code
1531  */
hdlcdev_open(struct net_device * dev)1532 static int hdlcdev_open(struct net_device *dev)
1533 {
1534 	struct slgt_info *info = dev_to_port(dev);
1535 	int rc;
1536 	unsigned long flags;
1537 
1538 	if (!try_module_get(THIS_MODULE))
1539 		return -EBUSY;
1540 
1541 	DBGINFO(("%s hdlcdev_open\n", dev->name));
1542 
1543 	/* generic HDLC layer open processing */
1544 	if ((rc = hdlc_open(dev)))
1545 		return rc;
1546 
1547 	/* arbitrate between network and tty opens */
1548 	spin_lock_irqsave(&info->netlock, flags);
1549 	if (info->port.count != 0 || info->netcount != 0) {
1550 		DBGINFO(("%s hdlc_open busy\n", dev->name));
1551 		spin_unlock_irqrestore(&info->netlock, flags);
1552 		return -EBUSY;
1553 	}
1554 	info->netcount=1;
1555 	spin_unlock_irqrestore(&info->netlock, flags);
1556 
1557 	/* claim resources and init adapter */
1558 	if ((rc = startup(info)) != 0) {
1559 		spin_lock_irqsave(&info->netlock, flags);
1560 		info->netcount=0;
1561 		spin_unlock_irqrestore(&info->netlock, flags);
1562 		return rc;
1563 	}
1564 
1565 	/* assert DTR and RTS, apply hardware settings */
1566 	info->signals |= SerialSignal_RTS + SerialSignal_DTR;
1567 	program_hw(info);
1568 
1569 	/* enable network layer transmit */
1570 	dev->trans_start = jiffies;
1571 	netif_start_queue(dev);
1572 
1573 	/* inform generic HDLC layer of current DCD status */
1574 	spin_lock_irqsave(&info->lock, flags);
1575 	get_signals(info);
1576 	spin_unlock_irqrestore(&info->lock, flags);
1577 	if (info->signals & SerialSignal_DCD)
1578 		netif_carrier_on(dev);
1579 	else
1580 		netif_carrier_off(dev);
1581 	return 0;
1582 }
1583 
1584 /**
1585  * called by network layer when interface is disabled
1586  * shutdown hardware and release resources
1587  *
1588  * dev  pointer to network device structure
1589  *
1590  * returns 0 if success, otherwise error code
1591  */
hdlcdev_close(struct net_device * dev)1592 static int hdlcdev_close(struct net_device *dev)
1593 {
1594 	struct slgt_info *info = dev_to_port(dev);
1595 	unsigned long flags;
1596 
1597 	DBGINFO(("%s hdlcdev_close\n", dev->name));
1598 
1599 	netif_stop_queue(dev);
1600 
1601 	/* shutdown adapter and release resources */
1602 	shutdown(info);
1603 
1604 	hdlc_close(dev);
1605 
1606 	spin_lock_irqsave(&info->netlock, flags);
1607 	info->netcount=0;
1608 	spin_unlock_irqrestore(&info->netlock, flags);
1609 
1610 	module_put(THIS_MODULE);
1611 	return 0;
1612 }
1613 
1614 /**
1615  * called by network layer to process IOCTL call to network device
1616  *
1617  * dev  pointer to network device structure
1618  * ifr  pointer to network interface request structure
1619  * cmd  IOCTL command code
1620  *
1621  * returns 0 if success, otherwise error code
1622  */
hdlcdev_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)1623 static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1624 {
1625 	const size_t size = sizeof(sync_serial_settings);
1626 	sync_serial_settings new_line;
1627 	sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
1628 	struct slgt_info *info = dev_to_port(dev);
1629 	unsigned int flags;
1630 
1631 	DBGINFO(("%s hdlcdev_ioctl\n", dev->name));
1632 
1633 	/* return error if TTY interface open */
1634 	if (info->port.count)
1635 		return -EBUSY;
1636 
1637 	if (cmd != SIOCWANDEV)
1638 		return hdlc_ioctl(dev, ifr, cmd);
1639 
1640 	memset(&new_line, 0, sizeof(new_line));
1641 
1642 	switch(ifr->ifr_settings.type) {
1643 	case IF_GET_IFACE: /* return current sync_serial_settings */
1644 
1645 		ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
1646 		if (ifr->ifr_settings.size < size) {
1647 			ifr->ifr_settings.size = size; /* data size wanted */
1648 			return -ENOBUFS;
1649 		}
1650 
1651 		flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1652 					      HDLC_FLAG_RXC_BRG    | HDLC_FLAG_RXC_TXCPIN |
1653 					      HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1654 					      HDLC_FLAG_TXC_BRG    | HDLC_FLAG_TXC_RXCPIN);
1655 
1656 		switch (flags){
1657 		case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
1658 		case (HDLC_FLAG_RXC_BRG    | HDLC_FLAG_TXC_BRG):    new_line.clock_type = CLOCK_INT; break;
1659 		case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG):    new_line.clock_type = CLOCK_TXINT; break;
1660 		case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
1661 		default: new_line.clock_type = CLOCK_DEFAULT;
1662 		}
1663 
1664 		new_line.clock_rate = info->params.clock_speed;
1665 		new_line.loopback   = info->params.loopback ? 1:0;
1666 
1667 		if (copy_to_user(line, &new_line, size))
1668 			return -EFAULT;
1669 		return 0;
1670 
1671 	case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
1672 
1673 		if(!capable(CAP_NET_ADMIN))
1674 			return -EPERM;
1675 		if (copy_from_user(&new_line, line, size))
1676 			return -EFAULT;
1677 
1678 		switch (new_line.clock_type)
1679 		{
1680 		case CLOCK_EXT:      flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
1681 		case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
1682 		case CLOCK_INT:      flags = HDLC_FLAG_RXC_BRG    | HDLC_FLAG_TXC_BRG;    break;
1683 		case CLOCK_TXINT:    flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG;    break;
1684 		case CLOCK_DEFAULT:  flags = info->params.flags &
1685 					     (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1686 					      HDLC_FLAG_RXC_BRG    | HDLC_FLAG_RXC_TXCPIN |
1687 					      HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1688 					      HDLC_FLAG_TXC_BRG    | HDLC_FLAG_TXC_RXCPIN); break;
1689 		default: return -EINVAL;
1690 		}
1691 
1692 		if (new_line.loopback != 0 && new_line.loopback != 1)
1693 			return -EINVAL;
1694 
1695 		info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1696 					HDLC_FLAG_RXC_BRG    | HDLC_FLAG_RXC_TXCPIN |
1697 					HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1698 					HDLC_FLAG_TXC_BRG    | HDLC_FLAG_TXC_RXCPIN);
1699 		info->params.flags |= flags;
1700 
1701 		info->params.loopback = new_line.loopback;
1702 
1703 		if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
1704 			info->params.clock_speed = new_line.clock_rate;
1705 		else
1706 			info->params.clock_speed = 0;
1707 
1708 		/* if network interface up, reprogram hardware */
1709 		if (info->netcount)
1710 			program_hw(info);
1711 		return 0;
1712 
1713 	default:
1714 		return hdlc_ioctl(dev, ifr, cmd);
1715 	}
1716 }
1717 
1718 /**
1719  * called by network layer when transmit timeout is detected
1720  *
1721  * dev  pointer to network device structure
1722  */
hdlcdev_tx_timeout(struct net_device * dev)1723 static void hdlcdev_tx_timeout(struct net_device *dev)
1724 {
1725 	struct slgt_info *info = dev_to_port(dev);
1726 	unsigned long flags;
1727 
1728 	DBGINFO(("%s hdlcdev_tx_timeout\n", dev->name));
1729 
1730 	dev->stats.tx_errors++;
1731 	dev->stats.tx_aborted_errors++;
1732 
1733 	spin_lock_irqsave(&info->lock,flags);
1734 	tx_stop(info);
1735 	spin_unlock_irqrestore(&info->lock,flags);
1736 
1737 	netif_wake_queue(dev);
1738 }
1739 
1740 /**
1741  * called by device driver when transmit completes
1742  * reenable network layer transmit if stopped
1743  *
1744  * info  pointer to device instance information
1745  */
hdlcdev_tx_done(struct slgt_info * info)1746 static void hdlcdev_tx_done(struct slgt_info *info)
1747 {
1748 	if (netif_queue_stopped(info->netdev))
1749 		netif_wake_queue(info->netdev);
1750 }
1751 
1752 /**
1753  * called by device driver when frame received
1754  * pass frame to network layer
1755  *
1756  * info  pointer to device instance information
1757  * buf   pointer to buffer contianing frame data
1758  * size  count of data bytes in buf
1759  */
hdlcdev_rx(struct slgt_info * info,char * buf,int size)1760 static void hdlcdev_rx(struct slgt_info *info, char *buf, int size)
1761 {
1762 	struct sk_buff *skb = dev_alloc_skb(size);
1763 	struct net_device *dev = info->netdev;
1764 
1765 	DBGINFO(("%s hdlcdev_rx\n", dev->name));
1766 
1767 	if (skb == NULL) {
1768 		DBGERR(("%s: can't alloc skb, drop packet\n", dev->name));
1769 		dev->stats.rx_dropped++;
1770 		return;
1771 	}
1772 
1773 	memcpy(skb_put(skb, size), buf, size);
1774 
1775 	skb->protocol = hdlc_type_trans(skb, dev);
1776 
1777 	dev->stats.rx_packets++;
1778 	dev->stats.rx_bytes += size;
1779 
1780 	netif_rx(skb);
1781 }
1782 
1783 static const struct net_device_ops hdlcdev_ops = {
1784 	.ndo_open       = hdlcdev_open,
1785 	.ndo_stop       = hdlcdev_close,
1786 	.ndo_change_mtu = hdlc_change_mtu,
1787 	.ndo_start_xmit = hdlc_start_xmit,
1788 	.ndo_do_ioctl   = hdlcdev_ioctl,
1789 	.ndo_tx_timeout = hdlcdev_tx_timeout,
1790 };
1791 
1792 /**
1793  * called by device driver when adding device instance
1794  * do generic HDLC initialization
1795  *
1796  * info  pointer to device instance information
1797  *
1798  * returns 0 if success, otherwise error code
1799  */
hdlcdev_init(struct slgt_info * info)1800 static int hdlcdev_init(struct slgt_info *info)
1801 {
1802 	int rc;
1803 	struct net_device *dev;
1804 	hdlc_device *hdlc;
1805 
1806 	/* allocate and initialize network and HDLC layer objects */
1807 
1808 	if (!(dev = alloc_hdlcdev(info))) {
1809 		printk(KERN_ERR "%s hdlc device alloc failure\n", info->device_name);
1810 		return -ENOMEM;
1811 	}
1812 
1813 	/* for network layer reporting purposes only */
1814 	dev->mem_start = info->phys_reg_addr;
1815 	dev->mem_end   = info->phys_reg_addr + SLGT_REG_SIZE - 1;
1816 	dev->irq       = info->irq_level;
1817 
1818 	/* network layer callbacks and settings */
1819 	dev->netdev_ops	    = &hdlcdev_ops;
1820 	dev->watchdog_timeo = 10 * HZ;
1821 	dev->tx_queue_len   = 50;
1822 
1823 	/* generic HDLC layer callbacks and settings */
1824 	hdlc         = dev_to_hdlc(dev);
1825 	hdlc->attach = hdlcdev_attach;
1826 	hdlc->xmit   = hdlcdev_xmit;
1827 
1828 	/* register objects with HDLC layer */
1829 	if ((rc = register_hdlc_device(dev))) {
1830 		printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
1831 		free_netdev(dev);
1832 		return rc;
1833 	}
1834 
1835 	info->netdev = dev;
1836 	return 0;
1837 }
1838 
1839 /**
1840  * called by device driver when removing device instance
1841  * do generic HDLC cleanup
1842  *
1843  * info  pointer to device instance information
1844  */
hdlcdev_exit(struct slgt_info * info)1845 static void hdlcdev_exit(struct slgt_info *info)
1846 {
1847 	unregister_hdlc_device(info->netdev);
1848 	free_netdev(info->netdev);
1849 	info->netdev = NULL;
1850 }
1851 
1852 #endif /* ifdef CONFIG_HDLC */
1853 
1854 /*
1855  * get async data from rx DMA buffers
1856  */
rx_async(struct slgt_info * info)1857 static void rx_async(struct slgt_info *info)
1858 {
1859  	struct tty_struct *tty = info->port.tty;
1860  	struct mgsl_icount *icount = &info->icount;
1861 	unsigned int start, end;
1862 	unsigned char *p;
1863 	unsigned char status;
1864 	struct slgt_desc *bufs = info->rbufs;
1865 	int i, count;
1866 	int chars = 0;
1867 	int stat;
1868 	unsigned char ch;
1869 
1870 	start = end = info->rbuf_current;
1871 
1872 	while(desc_complete(bufs[end])) {
1873 		count = desc_count(bufs[end]) - info->rbuf_index;
1874 		p     = bufs[end].buf + info->rbuf_index;
1875 
1876 		DBGISR(("%s rx_async count=%d\n", info->device_name, count));
1877 		DBGDATA(info, p, count, "rx");
1878 
1879 		for(i=0 ; i < count; i+=2, p+=2) {
1880 			ch = *p;
1881 			icount->rx++;
1882 
1883 			stat = 0;
1884 
1885 			if ((status = *(p+1) & (BIT1 + BIT0))) {
1886 				if (status & BIT1)
1887 					icount->parity++;
1888 				else if (status & BIT0)
1889 					icount->frame++;
1890 				/* discard char if tty control flags say so */
1891 				if (status & info->ignore_status_mask)
1892 					continue;
1893 				if (status & BIT1)
1894 					stat = TTY_PARITY;
1895 				else if (status & BIT0)
1896 					stat = TTY_FRAME;
1897 			}
1898 			if (tty) {
1899 				tty_insert_flip_char(tty, ch, stat);
1900 				chars++;
1901 			}
1902 		}
1903 
1904 		if (i < count) {
1905 			/* receive buffer not completed */
1906 			info->rbuf_index += i;
1907 			mod_timer(&info->rx_timer, jiffies + 1);
1908 			break;
1909 		}
1910 
1911 		info->rbuf_index = 0;
1912 		free_rbufs(info, end, end);
1913 
1914 		if (++end == info->rbuf_count)
1915 			end = 0;
1916 
1917 		/* if entire list searched then no frame available */
1918 		if (end == start)
1919 			break;
1920 	}
1921 
1922 	if (tty && chars)
1923 		tty_flip_buffer_push(tty);
1924 }
1925 
1926 /*
1927  * return next bottom half action to perform
1928  */
bh_action(struct slgt_info * info)1929 static int bh_action(struct slgt_info *info)
1930 {
1931 	unsigned long flags;
1932 	int rc;
1933 
1934 	spin_lock_irqsave(&info->lock,flags);
1935 
1936 	if (info->pending_bh & BH_RECEIVE) {
1937 		info->pending_bh &= ~BH_RECEIVE;
1938 		rc = BH_RECEIVE;
1939 	} else if (info->pending_bh & BH_TRANSMIT) {
1940 		info->pending_bh &= ~BH_TRANSMIT;
1941 		rc = BH_TRANSMIT;
1942 	} else if (info->pending_bh & BH_STATUS) {
1943 		info->pending_bh &= ~BH_STATUS;
1944 		rc = BH_STATUS;
1945 	} else {
1946 		/* Mark BH routine as complete */
1947 		info->bh_running = false;
1948 		info->bh_requested = false;
1949 		rc = 0;
1950 	}
1951 
1952 	spin_unlock_irqrestore(&info->lock,flags);
1953 
1954 	return rc;
1955 }
1956 
1957 /*
1958  * perform bottom half processing
1959  */
bh_handler(struct work_struct * work)1960 static void bh_handler(struct work_struct *work)
1961 {
1962 	struct slgt_info *info = container_of(work, struct slgt_info, task);
1963 	int action;
1964 
1965 	if (!info)
1966 		return;
1967 	info->bh_running = true;
1968 
1969 	while((action = bh_action(info))) {
1970 		switch (action) {
1971 		case BH_RECEIVE:
1972 			DBGBH(("%s bh receive\n", info->device_name));
1973 			switch(info->params.mode) {
1974 			case MGSL_MODE_ASYNC:
1975 				rx_async(info);
1976 				break;
1977 			case MGSL_MODE_HDLC:
1978 				while(rx_get_frame(info));
1979 				break;
1980 			case MGSL_MODE_RAW:
1981 			case MGSL_MODE_MONOSYNC:
1982 			case MGSL_MODE_BISYNC:
1983 			case MGSL_MODE_XSYNC:
1984 				while(rx_get_buf(info));
1985 				break;
1986 			}
1987 			/* restart receiver if rx DMA buffers exhausted */
1988 			if (info->rx_restart)
1989 				rx_start(info);
1990 			break;
1991 		case BH_TRANSMIT:
1992 			bh_transmit(info);
1993 			break;
1994 		case BH_STATUS:
1995 			DBGBH(("%s bh status\n", info->device_name));
1996 			info->ri_chkcount = 0;
1997 			info->dsr_chkcount = 0;
1998 			info->dcd_chkcount = 0;
1999 			info->cts_chkcount = 0;
2000 			break;
2001 		default:
2002 			DBGBH(("%s unknown action\n", info->device_name));
2003 			break;
2004 		}
2005 	}
2006 	DBGBH(("%s bh_handler exit\n", info->device_name));
2007 }
2008 
bh_transmit(struct slgt_info * info)2009 static void bh_transmit(struct slgt_info *info)
2010 {
2011 	struct tty_struct *tty = info->port.tty;
2012 
2013 	DBGBH(("%s bh_transmit\n", info->device_name));
2014 	if (tty)
2015 		tty_wakeup(tty);
2016 }
2017 
dsr_change(struct slgt_info * info,unsigned short status)2018 static void dsr_change(struct slgt_info *info, unsigned short status)
2019 {
2020 	if (status & BIT3) {
2021 		info->signals |= SerialSignal_DSR;
2022 		info->input_signal_events.dsr_up++;
2023 	} else {
2024 		info->signals &= ~SerialSignal_DSR;
2025 		info->input_signal_events.dsr_down++;
2026 	}
2027 	DBGISR(("dsr_change %s signals=%04X\n", info->device_name, info->signals));
2028 	if ((info->dsr_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2029 		slgt_irq_off(info, IRQ_DSR);
2030 		return;
2031 	}
2032 	info->icount.dsr++;
2033 	wake_up_interruptible(&info->status_event_wait_q);
2034 	wake_up_interruptible(&info->event_wait_q);
2035 	info->pending_bh |= BH_STATUS;
2036 }
2037 
cts_change(struct slgt_info * info,unsigned short status)2038 static void cts_change(struct slgt_info *info, unsigned short status)
2039 {
2040 	if (status & BIT2) {
2041 		info->signals |= SerialSignal_CTS;
2042 		info->input_signal_events.cts_up++;
2043 	} else {
2044 		info->signals &= ~SerialSignal_CTS;
2045 		info->input_signal_events.cts_down++;
2046 	}
2047 	DBGISR(("cts_change %s signals=%04X\n", info->device_name, info->signals));
2048 	if ((info->cts_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2049 		slgt_irq_off(info, IRQ_CTS);
2050 		return;
2051 	}
2052 	info->icount.cts++;
2053 	wake_up_interruptible(&info->status_event_wait_q);
2054 	wake_up_interruptible(&info->event_wait_q);
2055 	info->pending_bh |= BH_STATUS;
2056 
2057 	if (info->port.flags & ASYNC_CTS_FLOW) {
2058 		if (info->port.tty) {
2059 			if (info->port.tty->hw_stopped) {
2060 				if (info->signals & SerialSignal_CTS) {
2061 		 			info->port.tty->hw_stopped = 0;
2062 					info->pending_bh |= BH_TRANSMIT;
2063 					return;
2064 				}
2065 			} else {
2066 				if (!(info->signals & SerialSignal_CTS))
2067 		 			info->port.tty->hw_stopped = 1;
2068 			}
2069 		}
2070 	}
2071 }
2072 
dcd_change(struct slgt_info * info,unsigned short status)2073 static void dcd_change(struct slgt_info *info, unsigned short status)
2074 {
2075 	if (status & BIT1) {
2076 		info->signals |= SerialSignal_DCD;
2077 		info->input_signal_events.dcd_up++;
2078 	} else {
2079 		info->signals &= ~SerialSignal_DCD;
2080 		info->input_signal_events.dcd_down++;
2081 	}
2082 	DBGISR(("dcd_change %s signals=%04X\n", info->device_name, info->signals));
2083 	if ((info->dcd_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2084 		slgt_irq_off(info, IRQ_DCD);
2085 		return;
2086 	}
2087 	info->icount.dcd++;
2088 #if SYNCLINK_GENERIC_HDLC
2089 	if (info->netcount) {
2090 		if (info->signals & SerialSignal_DCD)
2091 			netif_carrier_on(info->netdev);
2092 		else
2093 			netif_carrier_off(info->netdev);
2094 	}
2095 #endif
2096 	wake_up_interruptible(&info->status_event_wait_q);
2097 	wake_up_interruptible(&info->event_wait_q);
2098 	info->pending_bh |= BH_STATUS;
2099 
2100 	if (info->port.flags & ASYNC_CHECK_CD) {
2101 		if (info->signals & SerialSignal_DCD)
2102 			wake_up_interruptible(&info->port.open_wait);
2103 		else {
2104 			if (info->port.tty)
2105 				tty_hangup(info->port.tty);
2106 		}
2107 	}
2108 }
2109 
ri_change(struct slgt_info * info,unsigned short status)2110 static void ri_change(struct slgt_info *info, unsigned short status)
2111 {
2112 	if (status & BIT0) {
2113 		info->signals |= SerialSignal_RI;
2114 		info->input_signal_events.ri_up++;
2115 	} else {
2116 		info->signals &= ~SerialSignal_RI;
2117 		info->input_signal_events.ri_down++;
2118 	}
2119 	DBGISR(("ri_change %s signals=%04X\n", info->device_name, info->signals));
2120 	if ((info->ri_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2121 		slgt_irq_off(info, IRQ_RI);
2122 		return;
2123 	}
2124 	info->icount.rng++;
2125 	wake_up_interruptible(&info->status_event_wait_q);
2126 	wake_up_interruptible(&info->event_wait_q);
2127 	info->pending_bh |= BH_STATUS;
2128 }
2129 
isr_rxdata(struct slgt_info * info)2130 static void isr_rxdata(struct slgt_info *info)
2131 {
2132 	unsigned int count = info->rbuf_fill_count;
2133 	unsigned int i = info->rbuf_fill_index;
2134 	unsigned short reg;
2135 
2136 	while (rd_reg16(info, SSR) & IRQ_RXDATA) {
2137 		reg = rd_reg16(info, RDR);
2138 		DBGISR(("isr_rxdata %s RDR=%04X\n", info->device_name, reg));
2139 		if (desc_complete(info->rbufs[i])) {
2140 			/* all buffers full */
2141 			rx_stop(info);
2142 			info->rx_restart = 1;
2143 			continue;
2144 		}
2145 		info->rbufs[i].buf[count++] = (unsigned char)reg;
2146 		/* async mode saves status byte to buffer for each data byte */
2147 		if (info->params.mode == MGSL_MODE_ASYNC)
2148 			info->rbufs[i].buf[count++] = (unsigned char)(reg >> 8);
2149 		if (count == info->rbuf_fill_level || (reg & BIT10)) {
2150 			/* buffer full or end of frame */
2151 			set_desc_count(info->rbufs[i], count);
2152 			set_desc_status(info->rbufs[i], BIT15 | (reg >> 8));
2153 			info->rbuf_fill_count = count = 0;
2154 			if (++i == info->rbuf_count)
2155 				i = 0;
2156 			info->pending_bh |= BH_RECEIVE;
2157 		}
2158 	}
2159 
2160 	info->rbuf_fill_index = i;
2161 	info->rbuf_fill_count = count;
2162 }
2163 
isr_serial(struct slgt_info * info)2164 static void isr_serial(struct slgt_info *info)
2165 {
2166 	unsigned short status = rd_reg16(info, SSR);
2167 
2168 	DBGISR(("%s isr_serial status=%04X\n", info->device_name, status));
2169 
2170 	wr_reg16(info, SSR, status); /* clear pending */
2171 
2172 	info->irq_occurred = true;
2173 
2174 	if (info->params.mode == MGSL_MODE_ASYNC) {
2175 		if (status & IRQ_TXIDLE) {
2176 			if (info->tx_active)
2177 				isr_txeom(info, status);
2178 		}
2179 		if (info->rx_pio && (status & IRQ_RXDATA))
2180 			isr_rxdata(info);
2181 		if ((status & IRQ_RXBREAK) && (status & RXBREAK)) {
2182 			info->icount.brk++;
2183 			/* process break detection if tty control allows */
2184 			if (info->port.tty) {
2185 				if (!(status & info->ignore_status_mask)) {
2186 					if (info->read_status_mask & MASK_BREAK) {
2187 						tty_insert_flip_char(info->port.tty, 0, TTY_BREAK);
2188 						if (info->port.flags & ASYNC_SAK)
2189 							do_SAK(info->port.tty);
2190 					}
2191 				}
2192 			}
2193 		}
2194 	} else {
2195 		if (status & (IRQ_TXIDLE + IRQ_TXUNDER))
2196 			isr_txeom(info, status);
2197 		if (info->rx_pio && (status & IRQ_RXDATA))
2198 			isr_rxdata(info);
2199 		if (status & IRQ_RXIDLE) {
2200 			if (status & RXIDLE)
2201 				info->icount.rxidle++;
2202 			else
2203 				info->icount.exithunt++;
2204 			wake_up_interruptible(&info->event_wait_q);
2205 		}
2206 
2207 		if (status & IRQ_RXOVER)
2208 			rx_start(info);
2209 	}
2210 
2211 	if (status & IRQ_DSR)
2212 		dsr_change(info, status);
2213 	if (status & IRQ_CTS)
2214 		cts_change(info, status);
2215 	if (status & IRQ_DCD)
2216 		dcd_change(info, status);
2217 	if (status & IRQ_RI)
2218 		ri_change(info, status);
2219 }
2220 
isr_rdma(struct slgt_info * info)2221 static void isr_rdma(struct slgt_info *info)
2222 {
2223 	unsigned int status = rd_reg32(info, RDCSR);
2224 
2225 	DBGISR(("%s isr_rdma status=%08x\n", info->device_name, status));
2226 
2227 	/* RDCSR (rx DMA control/status)
2228 	 *
2229 	 * 31..07  reserved
2230 	 * 06      save status byte to DMA buffer
2231 	 * 05      error
2232 	 * 04      eol (end of list)
2233 	 * 03      eob (end of buffer)
2234 	 * 02      IRQ enable
2235 	 * 01      reset
2236 	 * 00      enable
2237 	 */
2238 	wr_reg32(info, RDCSR, status);	/* clear pending */
2239 
2240 	if (status & (BIT5 + BIT4)) {
2241 		DBGISR(("%s isr_rdma rx_restart=1\n", info->device_name));
2242 		info->rx_restart = true;
2243 	}
2244 	info->pending_bh |= BH_RECEIVE;
2245 }
2246 
isr_tdma(struct slgt_info * info)2247 static void isr_tdma(struct slgt_info *info)
2248 {
2249 	unsigned int status = rd_reg32(info, TDCSR);
2250 
2251 	DBGISR(("%s isr_tdma status=%08x\n", info->device_name, status));
2252 
2253 	/* TDCSR (tx DMA control/status)
2254 	 *
2255 	 * 31..06  reserved
2256 	 * 05      error
2257 	 * 04      eol (end of list)
2258 	 * 03      eob (end of buffer)
2259 	 * 02      IRQ enable
2260 	 * 01      reset
2261 	 * 00      enable
2262 	 */
2263 	wr_reg32(info, TDCSR, status);	/* clear pending */
2264 
2265 	if (status & (BIT5 + BIT4 + BIT3)) {
2266 		// another transmit buffer has completed
2267 		// run bottom half to get more send data from user
2268 		info->pending_bh |= BH_TRANSMIT;
2269 	}
2270 }
2271 
2272 /*
2273  * return true if there are unsent tx DMA buffers, otherwise false
2274  *
2275  * if there are unsent buffers then info->tbuf_start
2276  * is set to index of first unsent buffer
2277  */
unsent_tbufs(struct slgt_info * info)2278 static bool unsent_tbufs(struct slgt_info *info)
2279 {
2280 	unsigned int i = info->tbuf_current;
2281 	bool rc = false;
2282 
2283 	/*
2284 	 * search backwards from last loaded buffer (precedes tbuf_current)
2285 	 * for first unsent buffer (desc_count > 0)
2286 	 */
2287 
2288 	do {
2289 		if (i)
2290 			i--;
2291 		else
2292 			i = info->tbuf_count - 1;
2293 		if (!desc_count(info->tbufs[i]))
2294 			break;
2295 		info->tbuf_start = i;
2296 		rc = true;
2297 	} while (i != info->tbuf_current);
2298 
2299 	return rc;
2300 }
2301 
isr_txeom(struct slgt_info * info,unsigned short status)2302 static void isr_txeom(struct slgt_info *info, unsigned short status)
2303 {
2304 	DBGISR(("%s txeom status=%04x\n", info->device_name, status));
2305 
2306 	slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
2307 	tdma_reset(info);
2308 	if (status & IRQ_TXUNDER) {
2309 		unsigned short val = rd_reg16(info, TCR);
2310 		wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
2311 		wr_reg16(info, TCR, val); /* clear reset bit */
2312 	}
2313 
2314 	if (info->tx_active) {
2315 		if (info->params.mode != MGSL_MODE_ASYNC) {
2316 			if (status & IRQ_TXUNDER)
2317 				info->icount.txunder++;
2318 			else if (status & IRQ_TXIDLE)
2319 				info->icount.txok++;
2320 		}
2321 
2322 		if (unsent_tbufs(info)) {
2323 			tx_start(info);
2324 			update_tx_timer(info);
2325 			return;
2326 		}
2327 		info->tx_active = false;
2328 
2329 		del_timer(&info->tx_timer);
2330 
2331 		if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done) {
2332 			info->signals &= ~SerialSignal_RTS;
2333 			info->drop_rts_on_tx_done = false;
2334 			set_signals(info);
2335 		}
2336 
2337 #if SYNCLINK_GENERIC_HDLC
2338 		if (info->netcount)
2339 			hdlcdev_tx_done(info);
2340 		else
2341 #endif
2342 		{
2343 			if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
2344 				tx_stop(info);
2345 				return;
2346 			}
2347 			info->pending_bh |= BH_TRANSMIT;
2348 		}
2349 	}
2350 }
2351 
isr_gpio(struct slgt_info * info,unsigned int changed,unsigned int state)2352 static void isr_gpio(struct slgt_info *info, unsigned int changed, unsigned int state)
2353 {
2354 	struct cond_wait *w, *prev;
2355 
2356 	/* wake processes waiting for specific transitions */
2357 	for (w = info->gpio_wait_q, prev = NULL ; w != NULL ; w = w->next) {
2358 		if (w->data & changed) {
2359 			w->data = state;
2360 			wake_up_interruptible(&w->q);
2361 			if (prev != NULL)
2362 				prev->next = w->next;
2363 			else
2364 				info->gpio_wait_q = w->next;
2365 		} else
2366 			prev = w;
2367 	}
2368 }
2369 
2370 /* interrupt service routine
2371  *
2372  * 	irq	interrupt number
2373  * 	dev_id	device ID supplied during interrupt registration
2374  */
slgt_interrupt(int dummy,void * dev_id)2375 static irqreturn_t slgt_interrupt(int dummy, void *dev_id)
2376 {
2377 	struct slgt_info *info = dev_id;
2378 	unsigned int gsr;
2379 	unsigned int i;
2380 
2381 	DBGISR(("slgt_interrupt irq=%d entry\n", info->irq_level));
2382 
2383 	while((gsr = rd_reg32(info, GSR) & 0xffffff00)) {
2384 		DBGISR(("%s gsr=%08x\n", info->device_name, gsr));
2385 		info->irq_occurred = true;
2386 		for(i=0; i < info->port_count ; i++) {
2387 			if (info->port_array[i] == NULL)
2388 				continue;
2389 			spin_lock(&info->port_array[i]->lock);
2390 			if (gsr & (BIT8 << i))
2391 				isr_serial(info->port_array[i]);
2392 			if (gsr & (BIT16 << (i*2)))
2393 				isr_rdma(info->port_array[i]);
2394 			if (gsr & (BIT17 << (i*2)))
2395 				isr_tdma(info->port_array[i]);
2396 			spin_unlock(&info->port_array[i]->lock);
2397 		}
2398 	}
2399 
2400 	if (info->gpio_present) {
2401 		unsigned int state;
2402 		unsigned int changed;
2403 		spin_lock(&info->lock);
2404 		while ((changed = rd_reg32(info, IOSR)) != 0) {
2405 			DBGISR(("%s iosr=%08x\n", info->device_name, changed));
2406 			/* read latched state of GPIO signals */
2407 			state = rd_reg32(info, IOVR);
2408 			/* clear pending GPIO interrupt bits */
2409 			wr_reg32(info, IOSR, changed);
2410 			for (i=0 ; i < info->port_count ; i++) {
2411 				if (info->port_array[i] != NULL)
2412 					isr_gpio(info->port_array[i], changed, state);
2413 			}
2414 		}
2415 		spin_unlock(&info->lock);
2416 	}
2417 
2418 	for(i=0; i < info->port_count ; i++) {
2419 		struct slgt_info *port = info->port_array[i];
2420 		if (port == NULL)
2421 			continue;
2422 		spin_lock(&port->lock);
2423 		if ((port->port.count || port->netcount) &&
2424 		    port->pending_bh && !port->bh_running &&
2425 		    !port->bh_requested) {
2426 			DBGISR(("%s bh queued\n", port->device_name));
2427 			schedule_work(&port->task);
2428 			port->bh_requested = true;
2429 		}
2430 		spin_unlock(&port->lock);
2431 	}
2432 
2433 	DBGISR(("slgt_interrupt irq=%d exit\n", info->irq_level));
2434 	return IRQ_HANDLED;
2435 }
2436 
startup(struct slgt_info * info)2437 static int startup(struct slgt_info *info)
2438 {
2439 	DBGINFO(("%s startup\n", info->device_name));
2440 
2441 	if (info->port.flags & ASYNC_INITIALIZED)
2442 		return 0;
2443 
2444 	if (!info->tx_buf) {
2445 		info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
2446 		if (!info->tx_buf) {
2447 			DBGERR(("%s can't allocate tx buffer\n", info->device_name));
2448 			return -ENOMEM;
2449 		}
2450 	}
2451 
2452 	info->pending_bh = 0;
2453 
2454 	memset(&info->icount, 0, sizeof(info->icount));
2455 
2456 	/* program hardware for current parameters */
2457 	change_params(info);
2458 
2459 	if (info->port.tty)
2460 		clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
2461 
2462 	info->port.flags |= ASYNC_INITIALIZED;
2463 
2464 	return 0;
2465 }
2466 
2467 /*
2468  *  called by close() and hangup() to shutdown hardware
2469  */
shutdown(struct slgt_info * info)2470 static void shutdown(struct slgt_info *info)
2471 {
2472 	unsigned long flags;
2473 
2474 	if (!(info->port.flags & ASYNC_INITIALIZED))
2475 		return;
2476 
2477 	DBGINFO(("%s shutdown\n", info->device_name));
2478 
2479 	/* clear status wait queue because status changes */
2480 	/* can't happen after shutting down the hardware */
2481 	wake_up_interruptible(&info->status_event_wait_q);
2482 	wake_up_interruptible(&info->event_wait_q);
2483 
2484 	del_timer_sync(&info->tx_timer);
2485 	del_timer_sync(&info->rx_timer);
2486 
2487 	kfree(info->tx_buf);
2488 	info->tx_buf = NULL;
2489 
2490 	spin_lock_irqsave(&info->lock,flags);
2491 
2492 	tx_stop(info);
2493 	rx_stop(info);
2494 
2495 	slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
2496 
2497  	if (!info->port.tty || info->port.tty->termios->c_cflag & HUPCL) {
2498  		info->signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
2499 		set_signals(info);
2500 	}
2501 
2502 	flush_cond_wait(&info->gpio_wait_q);
2503 
2504 	spin_unlock_irqrestore(&info->lock,flags);
2505 
2506 	if (info->port.tty)
2507 		set_bit(TTY_IO_ERROR, &info->port.tty->flags);
2508 
2509 	info->port.flags &= ~ASYNC_INITIALIZED;
2510 }
2511 
program_hw(struct slgt_info * info)2512 static void program_hw(struct slgt_info *info)
2513 {
2514 	unsigned long flags;
2515 
2516 	spin_lock_irqsave(&info->lock,flags);
2517 
2518 	rx_stop(info);
2519 	tx_stop(info);
2520 
2521 	if (info->params.mode != MGSL_MODE_ASYNC ||
2522 	    info->netcount)
2523 		sync_mode(info);
2524 	else
2525 		async_mode(info);
2526 
2527 	set_signals(info);
2528 
2529 	info->dcd_chkcount = 0;
2530 	info->cts_chkcount = 0;
2531 	info->ri_chkcount = 0;
2532 	info->dsr_chkcount = 0;
2533 
2534 	slgt_irq_on(info, IRQ_DCD | IRQ_CTS | IRQ_DSR | IRQ_RI);
2535 	get_signals(info);
2536 
2537 	if (info->netcount ||
2538 	    (info->port.tty && info->port.tty->termios->c_cflag & CREAD))
2539 		rx_start(info);
2540 
2541 	spin_unlock_irqrestore(&info->lock,flags);
2542 }
2543 
2544 /*
2545  * reconfigure adapter based on new parameters
2546  */
change_params(struct slgt_info * info)2547 static void change_params(struct slgt_info *info)
2548 {
2549 	unsigned cflag;
2550 	int bits_per_char;
2551 
2552 	if (!info->port.tty || !info->port.tty->termios)
2553 		return;
2554 	DBGINFO(("%s change_params\n", info->device_name));
2555 
2556 	cflag = info->port.tty->termios->c_cflag;
2557 
2558 	/* if B0 rate (hangup) specified then negate DTR and RTS */
2559 	/* otherwise assert DTR and RTS */
2560  	if (cflag & CBAUD)
2561 		info->signals |= SerialSignal_RTS + SerialSignal_DTR;
2562 	else
2563 		info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
2564 
2565 	/* byte size and parity */
2566 
2567 	switch (cflag & CSIZE) {
2568 	case CS5: info->params.data_bits = 5; break;
2569 	case CS6: info->params.data_bits = 6; break;
2570 	case CS7: info->params.data_bits = 7; break;
2571 	case CS8: info->params.data_bits = 8; break;
2572 	default:  info->params.data_bits = 7; break;
2573 	}
2574 
2575 	info->params.stop_bits = (cflag & CSTOPB) ? 2 : 1;
2576 
2577 	if (cflag & PARENB)
2578 		info->params.parity = (cflag & PARODD) ? ASYNC_PARITY_ODD : ASYNC_PARITY_EVEN;
2579 	else
2580 		info->params.parity = ASYNC_PARITY_NONE;
2581 
2582 	/* calculate number of jiffies to transmit a full
2583 	 * FIFO (32 bytes) at specified data rate
2584 	 */
2585 	bits_per_char = info->params.data_bits +
2586 			info->params.stop_bits + 1;
2587 
2588 	info->params.data_rate = tty_get_baud_rate(info->port.tty);
2589 
2590 	if (info->params.data_rate) {
2591 		info->timeout = (32*HZ*bits_per_char) /
2592 				info->params.data_rate;
2593 	}
2594 	info->timeout += HZ/50;		/* Add .02 seconds of slop */
2595 
2596 	if (cflag & CRTSCTS)
2597 		info->port.flags |= ASYNC_CTS_FLOW;
2598 	else
2599 		info->port.flags &= ~ASYNC_CTS_FLOW;
2600 
2601 	if (cflag & CLOCAL)
2602 		info->port.flags &= ~ASYNC_CHECK_CD;
2603 	else
2604 		info->port.flags |= ASYNC_CHECK_CD;
2605 
2606 	/* process tty input control flags */
2607 
2608 	info->read_status_mask = IRQ_RXOVER;
2609 	if (I_INPCK(info->port.tty))
2610 		info->read_status_mask |= MASK_PARITY | MASK_FRAMING;
2611  	if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
2612  		info->read_status_mask |= MASK_BREAK;
2613 	if (I_IGNPAR(info->port.tty))
2614 		info->ignore_status_mask |= MASK_PARITY | MASK_FRAMING;
2615 	if (I_IGNBRK(info->port.tty)) {
2616 		info->ignore_status_mask |= MASK_BREAK;
2617 		/* If ignoring parity and break indicators, ignore
2618 		 * overruns too.  (For real raw support).
2619 		 */
2620 		if (I_IGNPAR(info->port.tty))
2621 			info->ignore_status_mask |= MASK_OVERRUN;
2622 	}
2623 
2624 	program_hw(info);
2625 }
2626 
get_stats(struct slgt_info * info,struct mgsl_icount __user * user_icount)2627 static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount)
2628 {
2629 	DBGINFO(("%s get_stats\n",  info->device_name));
2630 	if (!user_icount) {
2631 		memset(&info->icount, 0, sizeof(info->icount));
2632 	} else {
2633 		if (copy_to_user(user_icount, &info->icount, sizeof(struct mgsl_icount)))
2634 			return -EFAULT;
2635 	}
2636 	return 0;
2637 }
2638 
get_params(struct slgt_info * info,MGSL_PARAMS __user * user_params)2639 static int get_params(struct slgt_info *info, MGSL_PARAMS __user *user_params)
2640 {
2641 	DBGINFO(("%s get_params\n", info->device_name));
2642 	if (copy_to_user(user_params, &info->params, sizeof(MGSL_PARAMS)))
2643 		return -EFAULT;
2644 	return 0;
2645 }
2646 
set_params(struct slgt_info * info,MGSL_PARAMS __user * new_params)2647 static int set_params(struct slgt_info *info, MGSL_PARAMS __user *new_params)
2648 {
2649  	unsigned long flags;
2650 	MGSL_PARAMS tmp_params;
2651 
2652 	DBGINFO(("%s set_params\n", info->device_name));
2653 	if (copy_from_user(&tmp_params, new_params, sizeof(MGSL_PARAMS)))
2654 		return -EFAULT;
2655 
2656 	spin_lock_irqsave(&info->lock, flags);
2657 	if (tmp_params.mode == MGSL_MODE_BASE_CLOCK)
2658 		info->base_clock = tmp_params.clock_speed;
2659 	else
2660 		memcpy(&info->params, &tmp_params, sizeof(MGSL_PARAMS));
2661 	spin_unlock_irqrestore(&info->lock, flags);
2662 
2663 	program_hw(info);
2664 
2665 	return 0;
2666 }
2667 
get_txidle(struct slgt_info * info,int __user * idle_mode)2668 static int get_txidle(struct slgt_info *info, int __user *idle_mode)
2669 {
2670 	DBGINFO(("%s get_txidle=%d\n", info->device_name, info->idle_mode));
2671 	if (put_user(info->idle_mode, idle_mode))
2672 		return -EFAULT;
2673 	return 0;
2674 }
2675 
set_txidle(struct slgt_info * info,int idle_mode)2676 static int set_txidle(struct slgt_info *info, int idle_mode)
2677 {
2678  	unsigned long flags;
2679 	DBGINFO(("%s set_txidle(%d)\n", info->device_name, idle_mode));
2680 	spin_lock_irqsave(&info->lock,flags);
2681 	info->idle_mode = idle_mode;
2682 	if (info->params.mode != MGSL_MODE_ASYNC)
2683 		tx_set_idle(info);
2684 	spin_unlock_irqrestore(&info->lock,flags);
2685 	return 0;
2686 }
2687 
tx_enable(struct slgt_info * info,int enable)2688 static int tx_enable(struct slgt_info *info, int enable)
2689 {
2690  	unsigned long flags;
2691 	DBGINFO(("%s tx_enable(%d)\n", info->device_name, enable));
2692 	spin_lock_irqsave(&info->lock,flags);
2693 	if (enable) {
2694 		if (!info->tx_enabled)
2695 			tx_start(info);
2696 	} else {
2697 		if (info->tx_enabled)
2698 			tx_stop(info);
2699 	}
2700 	spin_unlock_irqrestore(&info->lock,flags);
2701 	return 0;
2702 }
2703 
2704 /*
2705  * abort transmit HDLC frame
2706  */
tx_abort(struct slgt_info * info)2707 static int tx_abort(struct slgt_info *info)
2708 {
2709  	unsigned long flags;
2710 	DBGINFO(("%s tx_abort\n", info->device_name));
2711 	spin_lock_irqsave(&info->lock,flags);
2712 	tdma_reset(info);
2713 	spin_unlock_irqrestore(&info->lock,flags);
2714 	return 0;
2715 }
2716 
rx_enable(struct slgt_info * info,int enable)2717 static int rx_enable(struct slgt_info *info, int enable)
2718 {
2719  	unsigned long flags;
2720 	unsigned int rbuf_fill_level;
2721 	DBGINFO(("%s rx_enable(%08x)\n", info->device_name, enable));
2722 	spin_lock_irqsave(&info->lock,flags);
2723 	/*
2724 	 * enable[31..16] = receive DMA buffer fill level
2725 	 * 0 = noop (leave fill level unchanged)
2726 	 * fill level must be multiple of 4 and <= buffer size
2727 	 */
2728 	rbuf_fill_level = ((unsigned int)enable) >> 16;
2729 	if (rbuf_fill_level) {
2730 		if ((rbuf_fill_level > DMABUFSIZE) || (rbuf_fill_level % 4)) {
2731 			spin_unlock_irqrestore(&info->lock, flags);
2732 			return -EINVAL;
2733 		}
2734 		info->rbuf_fill_level = rbuf_fill_level;
2735 		if (rbuf_fill_level < 128)
2736 			info->rx_pio = 1; /* PIO mode */
2737 		else
2738 			info->rx_pio = 0; /* DMA mode */
2739 		rx_stop(info); /* restart receiver to use new fill level */
2740 	}
2741 
2742 	/*
2743 	 * enable[1..0] = receiver enable command
2744 	 * 0 = disable
2745 	 * 1 = enable
2746 	 * 2 = enable or force hunt mode if already enabled
2747 	 */
2748 	enable &= 3;
2749 	if (enable) {
2750 		if (!info->rx_enabled)
2751 			rx_start(info);
2752 		else if (enable == 2) {
2753 			/* force hunt mode (write 1 to RCR[3]) */
2754 			wr_reg16(info, RCR, rd_reg16(info, RCR) | BIT3);
2755 		}
2756 	} else {
2757 		if (info->rx_enabled)
2758 			rx_stop(info);
2759 	}
2760 	spin_unlock_irqrestore(&info->lock,flags);
2761 	return 0;
2762 }
2763 
2764 /*
2765  *  wait for specified event to occur
2766  */
wait_mgsl_event(struct slgt_info * info,int __user * mask_ptr)2767 static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr)
2768 {
2769  	unsigned long flags;
2770 	int s;
2771 	int rc=0;
2772 	struct mgsl_icount cprev, cnow;
2773 	int events;
2774 	int mask;
2775 	struct	_input_signal_events oldsigs, newsigs;
2776 	DECLARE_WAITQUEUE(wait, current);
2777 
2778 	if (get_user(mask, mask_ptr))
2779 		return -EFAULT;
2780 
2781 	DBGINFO(("%s wait_mgsl_event(%d)\n", info->device_name, mask));
2782 
2783 	spin_lock_irqsave(&info->lock,flags);
2784 
2785 	/* return immediately if state matches requested events */
2786 	get_signals(info);
2787 	s = info->signals;
2788 
2789 	events = mask &
2790 		( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2791  		  ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2792 		  ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2793 		  ((s & SerialSignal_RI)  ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2794 	if (events) {
2795 		spin_unlock_irqrestore(&info->lock,flags);
2796 		goto exit;
2797 	}
2798 
2799 	/* save current irq counts */
2800 	cprev = info->icount;
2801 	oldsigs = info->input_signal_events;
2802 
2803 	/* enable hunt and idle irqs if needed */
2804 	if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
2805 		unsigned short val = rd_reg16(info, SCR);
2806 		if (!(val & IRQ_RXIDLE))
2807 			wr_reg16(info, SCR, (unsigned short)(val | IRQ_RXIDLE));
2808 	}
2809 
2810 	set_current_state(TASK_INTERRUPTIBLE);
2811 	add_wait_queue(&info->event_wait_q, &wait);
2812 
2813 	spin_unlock_irqrestore(&info->lock,flags);
2814 
2815 	for(;;) {
2816 		schedule();
2817 		if (signal_pending(current)) {
2818 			rc = -ERESTARTSYS;
2819 			break;
2820 		}
2821 
2822 		/* get current irq counts */
2823 		spin_lock_irqsave(&info->lock,flags);
2824 		cnow = info->icount;
2825 		newsigs = info->input_signal_events;
2826 		set_current_state(TASK_INTERRUPTIBLE);
2827 		spin_unlock_irqrestore(&info->lock,flags);
2828 
2829 		/* if no change, wait aborted for some reason */
2830 		if (newsigs.dsr_up   == oldsigs.dsr_up   &&
2831 		    newsigs.dsr_down == oldsigs.dsr_down &&
2832 		    newsigs.dcd_up   == oldsigs.dcd_up   &&
2833 		    newsigs.dcd_down == oldsigs.dcd_down &&
2834 		    newsigs.cts_up   == oldsigs.cts_up   &&
2835 		    newsigs.cts_down == oldsigs.cts_down &&
2836 		    newsigs.ri_up    == oldsigs.ri_up    &&
2837 		    newsigs.ri_down  == oldsigs.ri_down  &&
2838 		    cnow.exithunt    == cprev.exithunt   &&
2839 		    cnow.rxidle      == cprev.rxidle) {
2840 			rc = -EIO;
2841 			break;
2842 		}
2843 
2844 		events = mask &
2845 			( (newsigs.dsr_up   != oldsigs.dsr_up   ? MgslEvent_DsrActive:0)   +
2846 			  (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2847 			  (newsigs.dcd_up   != oldsigs.dcd_up   ? MgslEvent_DcdActive:0)   +
2848 			  (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2849 			  (newsigs.cts_up   != oldsigs.cts_up   ? MgslEvent_CtsActive:0)   +
2850 			  (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2851 			  (newsigs.ri_up    != oldsigs.ri_up    ? MgslEvent_RiActive:0)    +
2852 			  (newsigs.ri_down  != oldsigs.ri_down  ? MgslEvent_RiInactive:0)  +
2853 			  (cnow.exithunt    != cprev.exithunt   ? MgslEvent_ExitHuntMode:0) +
2854 			  (cnow.rxidle      != cprev.rxidle     ? MgslEvent_IdleReceived:0) );
2855 		if (events)
2856 			break;
2857 
2858 		cprev = cnow;
2859 		oldsigs = newsigs;
2860 	}
2861 
2862 	remove_wait_queue(&info->event_wait_q, &wait);
2863 	set_current_state(TASK_RUNNING);
2864 
2865 
2866 	if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2867 		spin_lock_irqsave(&info->lock,flags);
2868 		if (!waitqueue_active(&info->event_wait_q)) {
2869 			/* disable enable exit hunt mode/idle rcvd IRQs */
2870 			wr_reg16(info, SCR,
2871 				(unsigned short)(rd_reg16(info, SCR) & ~IRQ_RXIDLE));
2872 		}
2873 		spin_unlock_irqrestore(&info->lock,flags);
2874 	}
2875 exit:
2876 	if (rc == 0)
2877 		rc = put_user(events, mask_ptr);
2878 	return rc;
2879 }
2880 
get_interface(struct slgt_info * info,int __user * if_mode)2881 static int get_interface(struct slgt_info *info, int __user *if_mode)
2882 {
2883 	DBGINFO(("%s get_interface=%x\n", info->device_name, info->if_mode));
2884 	if (put_user(info->if_mode, if_mode))
2885 		return -EFAULT;
2886 	return 0;
2887 }
2888 
set_interface(struct slgt_info * info,int if_mode)2889 static int set_interface(struct slgt_info *info, int if_mode)
2890 {
2891  	unsigned long flags;
2892 	unsigned short val;
2893 
2894 	DBGINFO(("%s set_interface=%x)\n", info->device_name, if_mode));
2895 	spin_lock_irqsave(&info->lock,flags);
2896 	info->if_mode = if_mode;
2897 
2898 	msc_set_vcr(info);
2899 
2900 	/* TCR (tx control) 07  1=RTS driver control */
2901 	val = rd_reg16(info, TCR);
2902 	if (info->if_mode & MGSL_INTERFACE_RTS_EN)
2903 		val |= BIT7;
2904 	else
2905 		val &= ~BIT7;
2906 	wr_reg16(info, TCR, val);
2907 
2908 	spin_unlock_irqrestore(&info->lock,flags);
2909 	return 0;
2910 }
2911 
get_xsync(struct slgt_info * info,int __user * xsync)2912 static int get_xsync(struct slgt_info *info, int __user *xsync)
2913 {
2914 	DBGINFO(("%s get_xsync=%x\n", info->device_name, info->xsync));
2915 	if (put_user(info->xsync, xsync))
2916 		return -EFAULT;
2917 	return 0;
2918 }
2919 
2920 /*
2921  * set extended sync pattern (1 to 4 bytes) for extended sync mode
2922  *
2923  * sync pattern is contained in least significant bytes of value
2924  * most significant byte of sync pattern is oldest (1st sent/detected)
2925  */
set_xsync(struct slgt_info * info,int xsync)2926 static int set_xsync(struct slgt_info *info, int xsync)
2927 {
2928 	unsigned long flags;
2929 
2930 	DBGINFO(("%s set_xsync=%x)\n", info->device_name, xsync));
2931 	spin_lock_irqsave(&info->lock, flags);
2932 	info->xsync = xsync;
2933 	wr_reg32(info, XSR, xsync);
2934 	spin_unlock_irqrestore(&info->lock, flags);
2935 	return 0;
2936 }
2937 
get_xctrl(struct slgt_info * info,int __user * xctrl)2938 static int get_xctrl(struct slgt_info *info, int __user *xctrl)
2939 {
2940 	DBGINFO(("%s get_xctrl=%x\n", info->device_name, info->xctrl));
2941 	if (put_user(info->xctrl, xctrl))
2942 		return -EFAULT;
2943 	return 0;
2944 }
2945 
2946 /*
2947  * set extended control options
2948  *
2949  * xctrl[31:19] reserved, must be zero
2950  * xctrl[18:17] extended sync pattern length in bytes
2951  *              00 = 1 byte  in xsr[7:0]
2952  *              01 = 2 bytes in xsr[15:0]
2953  *              10 = 3 bytes in xsr[23:0]
2954  *              11 = 4 bytes in xsr[31:0]
2955  * xctrl[16]    1 = enable terminal count, 0=disabled
2956  * xctrl[15:0]  receive terminal count for fixed length packets
2957  *              value is count minus one (0 = 1 byte packet)
2958  *              when terminal count is reached, receiver
2959  *              automatically returns to hunt mode and receive
2960  *              FIFO contents are flushed to DMA buffers with
2961  *              end of frame (EOF) status
2962  */
set_xctrl(struct slgt_info * info,int xctrl)2963 static int set_xctrl(struct slgt_info *info, int xctrl)
2964 {
2965 	unsigned long flags;
2966 
2967 	DBGINFO(("%s set_xctrl=%x)\n", info->device_name, xctrl));
2968 	spin_lock_irqsave(&info->lock, flags);
2969 	info->xctrl = xctrl;
2970 	wr_reg32(info, XCR, xctrl);
2971 	spin_unlock_irqrestore(&info->lock, flags);
2972 	return 0;
2973 }
2974 
2975 /*
2976  * set general purpose IO pin state and direction
2977  *
2978  * user_gpio fields:
2979  * state   each bit indicates a pin state
2980  * smask   set bit indicates pin state to set
2981  * dir     each bit indicates a pin direction (0=input, 1=output)
2982  * dmask   set bit indicates pin direction to set
2983  */
set_gpio(struct slgt_info * info,struct gpio_desc __user * user_gpio)2984 static int set_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
2985 {
2986  	unsigned long flags;
2987 	struct gpio_desc gpio;
2988 	__u32 data;
2989 
2990 	if (!info->gpio_present)
2991 		return -EINVAL;
2992 	if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
2993 		return -EFAULT;
2994 	DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2995 		 info->device_name, gpio.state, gpio.smask,
2996 		 gpio.dir, gpio.dmask));
2997 
2998 	spin_lock_irqsave(&info->port_array[0]->lock, flags);
2999 	if (gpio.dmask) {
3000 		data = rd_reg32(info, IODR);
3001 		data |= gpio.dmask & gpio.dir;
3002 		data &= ~(gpio.dmask & ~gpio.dir);
3003 		wr_reg32(info, IODR, data);
3004 	}
3005 	if (gpio.smask) {
3006 		data = rd_reg32(info, IOVR);
3007 		data |= gpio.smask & gpio.state;
3008 		data &= ~(gpio.smask & ~gpio.state);
3009 		wr_reg32(info, IOVR, data);
3010 	}
3011 	spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3012 
3013 	return 0;
3014 }
3015 
3016 /*
3017  * get general purpose IO pin state and direction
3018  */
get_gpio(struct slgt_info * info,struct gpio_desc __user * user_gpio)3019 static int get_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3020 {
3021 	struct gpio_desc gpio;
3022 	if (!info->gpio_present)
3023 		return -EINVAL;
3024 	gpio.state = rd_reg32(info, IOVR);
3025 	gpio.smask = 0xffffffff;
3026 	gpio.dir   = rd_reg32(info, IODR);
3027 	gpio.dmask = 0xffffffff;
3028 	if (copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3029 		return -EFAULT;
3030 	DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
3031 		 info->device_name, gpio.state, gpio.dir));
3032 	return 0;
3033 }
3034 
3035 /*
3036  * conditional wait facility
3037  */
init_cond_wait(struct cond_wait * w,unsigned int data)3038 static void init_cond_wait(struct cond_wait *w, unsigned int data)
3039 {
3040 	init_waitqueue_head(&w->q);
3041 	init_waitqueue_entry(&w->wait, current);
3042 	w->data = data;
3043 }
3044 
add_cond_wait(struct cond_wait ** head,struct cond_wait * w)3045 static void add_cond_wait(struct cond_wait **head, struct cond_wait *w)
3046 {
3047 	set_current_state(TASK_INTERRUPTIBLE);
3048 	add_wait_queue(&w->q, &w->wait);
3049 	w->next = *head;
3050 	*head = w;
3051 }
3052 
remove_cond_wait(struct cond_wait ** head,struct cond_wait * cw)3053 static void remove_cond_wait(struct cond_wait **head, struct cond_wait *cw)
3054 {
3055 	struct cond_wait *w, *prev;
3056 	remove_wait_queue(&cw->q, &cw->wait);
3057 	set_current_state(TASK_RUNNING);
3058 	for (w = *head, prev = NULL ; w != NULL ; prev = w, w = w->next) {
3059 		if (w == cw) {
3060 			if (prev != NULL)
3061 				prev->next = w->next;
3062 			else
3063 				*head = w->next;
3064 			break;
3065 		}
3066 	}
3067 }
3068 
flush_cond_wait(struct cond_wait ** head)3069 static void flush_cond_wait(struct cond_wait **head)
3070 {
3071 	while (*head != NULL) {
3072 		wake_up_interruptible(&(*head)->q);
3073 		*head = (*head)->next;
3074 	}
3075 }
3076 
3077 /*
3078  * wait for general purpose I/O pin(s) to enter specified state
3079  *
3080  * user_gpio fields:
3081  * state - bit indicates target pin state
3082  * smask - set bit indicates watched pin
3083  *
3084  * The wait ends when at least one watched pin enters the specified
3085  * state. When 0 (no error) is returned, user_gpio->state is set to the
3086  * state of all GPIO pins when the wait ends.
3087  *
3088  * Note: Each pin may be a dedicated input, dedicated output, or
3089  * configurable input/output. The number and configuration of pins
3090  * varies with the specific adapter model. Only input pins (dedicated
3091  * or configured) can be monitored with this function.
3092  */
wait_gpio(struct slgt_info * info,struct gpio_desc __user * user_gpio)3093 static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3094 {
3095  	unsigned long flags;
3096 	int rc = 0;
3097 	struct gpio_desc gpio;
3098 	struct cond_wait wait;
3099 	u32 state;
3100 
3101 	if (!info->gpio_present)
3102 		return -EINVAL;
3103 	if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
3104 		return -EFAULT;
3105 	DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3106 		 info->device_name, gpio.state, gpio.smask));
3107 	/* ignore output pins identified by set IODR bit */
3108 	if ((gpio.smask &= ~rd_reg32(info, IODR)) == 0)
3109 		return -EINVAL;
3110 	init_cond_wait(&wait, gpio.smask);
3111 
3112 	spin_lock_irqsave(&info->port_array[0]->lock, flags);
3113 	/* enable interrupts for watched pins */
3114 	wr_reg32(info, IOER, rd_reg32(info, IOER) | gpio.smask);
3115 	/* get current pin states */
3116 	state = rd_reg32(info, IOVR);
3117 
3118 	if (gpio.smask & ~(state ^ gpio.state)) {
3119 		/* already in target state */
3120 		gpio.state = state;
3121 	} else {
3122 		/* wait for target state */
3123 		add_cond_wait(&info->gpio_wait_q, &wait);
3124 		spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3125 		schedule();
3126 		if (signal_pending(current))
3127 			rc = -ERESTARTSYS;
3128 		else
3129 			gpio.state = wait.data;
3130 		spin_lock_irqsave(&info->port_array[0]->lock, flags);
3131 		remove_cond_wait(&info->gpio_wait_q, &wait);
3132 	}
3133 
3134 	/* disable all GPIO interrupts if no waiting processes */
3135 	if (info->gpio_wait_q == NULL)
3136 		wr_reg32(info, IOER, 0);
3137 	spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3138 
3139 	if ((rc == 0) && copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3140 		rc = -EFAULT;
3141 	return rc;
3142 }
3143 
modem_input_wait(struct slgt_info * info,int arg)3144 static int modem_input_wait(struct slgt_info *info,int arg)
3145 {
3146  	unsigned long flags;
3147 	int rc;
3148 	struct mgsl_icount cprev, cnow;
3149 	DECLARE_WAITQUEUE(wait, current);
3150 
3151 	/* save current irq counts */
3152 	spin_lock_irqsave(&info->lock,flags);
3153 	cprev = info->icount;
3154 	add_wait_queue(&info->status_event_wait_q, &wait);
3155 	set_current_state(TASK_INTERRUPTIBLE);
3156 	spin_unlock_irqrestore(&info->lock,flags);
3157 
3158 	for(;;) {
3159 		schedule();
3160 		if (signal_pending(current)) {
3161 			rc = -ERESTARTSYS;
3162 			break;
3163 		}
3164 
3165 		/* get new irq counts */
3166 		spin_lock_irqsave(&info->lock,flags);
3167 		cnow = info->icount;
3168 		set_current_state(TASK_INTERRUPTIBLE);
3169 		spin_unlock_irqrestore(&info->lock,flags);
3170 
3171 		/* if no change, wait aborted for some reason */
3172 		if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
3173 		    cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
3174 			rc = -EIO;
3175 			break;
3176 		}
3177 
3178 		/* check for change in caller specified modem input */
3179 		if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
3180 		    (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
3181 		    (arg & TIOCM_CD  && cnow.dcd != cprev.dcd) ||
3182 		    (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
3183 			rc = 0;
3184 			break;
3185 		}
3186 
3187 		cprev = cnow;
3188 	}
3189 	remove_wait_queue(&info->status_event_wait_q, &wait);
3190 	set_current_state(TASK_RUNNING);
3191 	return rc;
3192 }
3193 
3194 /*
3195  *  return state of serial control and status signals
3196  */
tiocmget(struct tty_struct * tty)3197 static int tiocmget(struct tty_struct *tty)
3198 {
3199 	struct slgt_info *info = tty->driver_data;
3200 	unsigned int result;
3201  	unsigned long flags;
3202 
3203 	spin_lock_irqsave(&info->lock,flags);
3204  	get_signals(info);
3205 	spin_unlock_irqrestore(&info->lock,flags);
3206 
3207 	result = ((info->signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
3208 		((info->signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
3209 		((info->signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
3210 		((info->signals & SerialSignal_RI)  ? TIOCM_RNG:0) +
3211 		((info->signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
3212 		((info->signals & SerialSignal_CTS) ? TIOCM_CTS:0);
3213 
3214 	DBGINFO(("%s tiocmget value=%08X\n", info->device_name, result));
3215 	return result;
3216 }
3217 
3218 /*
3219  * set modem control signals (DTR/RTS)
3220  *
3221  * 	cmd	signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3222  *		TIOCMSET = set/clear signal values
3223  * 	value	bit mask for command
3224  */
tiocmset(struct tty_struct * tty,unsigned int set,unsigned int clear)3225 static int tiocmset(struct tty_struct *tty,
3226 		    unsigned int set, unsigned int clear)
3227 {
3228 	struct slgt_info *info = tty->driver_data;
3229  	unsigned long flags;
3230 
3231 	DBGINFO(("%s tiocmset(%x,%x)\n", info->device_name, set, clear));
3232 
3233 	if (set & TIOCM_RTS)
3234 		info->signals |= SerialSignal_RTS;
3235 	if (set & TIOCM_DTR)
3236 		info->signals |= SerialSignal_DTR;
3237 	if (clear & TIOCM_RTS)
3238 		info->signals &= ~SerialSignal_RTS;
3239 	if (clear & TIOCM_DTR)
3240 		info->signals &= ~SerialSignal_DTR;
3241 
3242 	spin_lock_irqsave(&info->lock,flags);
3243  	set_signals(info);
3244 	spin_unlock_irqrestore(&info->lock,flags);
3245 	return 0;
3246 }
3247 
carrier_raised(struct tty_port * port)3248 static int carrier_raised(struct tty_port *port)
3249 {
3250 	unsigned long flags;
3251 	struct slgt_info *info = container_of(port, struct slgt_info, port);
3252 
3253 	spin_lock_irqsave(&info->lock,flags);
3254  	get_signals(info);
3255 	spin_unlock_irqrestore(&info->lock,flags);
3256 	return (info->signals & SerialSignal_DCD) ? 1 : 0;
3257 }
3258 
dtr_rts(struct tty_port * port,int on)3259 static void dtr_rts(struct tty_port *port, int on)
3260 {
3261 	unsigned long flags;
3262 	struct slgt_info *info = container_of(port, struct slgt_info, port);
3263 
3264 	spin_lock_irqsave(&info->lock,flags);
3265 	if (on)
3266 		info->signals |= SerialSignal_RTS + SerialSignal_DTR;
3267 	else
3268 		info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
3269  	set_signals(info);
3270 	spin_unlock_irqrestore(&info->lock,flags);
3271 }
3272 
3273 
3274 /*
3275  *  block current process until the device is ready to open
3276  */
block_til_ready(struct tty_struct * tty,struct file * filp,struct slgt_info * info)3277 static int block_til_ready(struct tty_struct *tty, struct file *filp,
3278 			   struct slgt_info *info)
3279 {
3280 	DECLARE_WAITQUEUE(wait, current);
3281 	int		retval;
3282 	bool		do_clocal = false;
3283 	bool		extra_count = false;
3284 	unsigned long	flags;
3285 	int		cd;
3286 	struct tty_port *port = &info->port;
3287 
3288 	DBGINFO(("%s block_til_ready\n", tty->driver->name));
3289 
3290 	if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
3291 		/* nonblock mode is set or port is not enabled */
3292 		port->flags |= ASYNC_NORMAL_ACTIVE;
3293 		return 0;
3294 	}
3295 
3296 	if (tty->termios->c_cflag & CLOCAL)
3297 		do_clocal = true;
3298 
3299 	/* Wait for carrier detect and the line to become
3300 	 * free (i.e., not in use by the callout).  While we are in
3301 	 * this loop, port->count is dropped by one, so that
3302 	 * close() knows when to free things.  We restore it upon
3303 	 * exit, either normal or abnormal.
3304 	 */
3305 
3306 	retval = 0;
3307 	add_wait_queue(&port->open_wait, &wait);
3308 
3309 	spin_lock_irqsave(&info->lock, flags);
3310 	if (!tty_hung_up_p(filp)) {
3311 		extra_count = true;
3312 		port->count--;
3313 	}
3314 	spin_unlock_irqrestore(&info->lock, flags);
3315 	port->blocked_open++;
3316 
3317 	while (1) {
3318 		if ((tty->termios->c_cflag & CBAUD))
3319 			tty_port_raise_dtr_rts(port);
3320 
3321 		set_current_state(TASK_INTERRUPTIBLE);
3322 
3323 		if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
3324 			retval = (port->flags & ASYNC_HUP_NOTIFY) ?
3325 					-EAGAIN : -ERESTARTSYS;
3326 			break;
3327 		}
3328 
3329 		cd = tty_port_carrier_raised(port);
3330 
3331  		if (!(port->flags & ASYNC_CLOSING) && (do_clocal || cd ))
3332  			break;
3333 
3334 		if (signal_pending(current)) {
3335 			retval = -ERESTARTSYS;
3336 			break;
3337 		}
3338 
3339 		DBGINFO(("%s block_til_ready wait\n", tty->driver->name));
3340 		tty_unlock();
3341 		schedule();
3342 		tty_lock();
3343 	}
3344 
3345 	set_current_state(TASK_RUNNING);
3346 	remove_wait_queue(&port->open_wait, &wait);
3347 
3348 	if (extra_count)
3349 		port->count++;
3350 	port->blocked_open--;
3351 
3352 	if (!retval)
3353 		port->flags |= ASYNC_NORMAL_ACTIVE;
3354 
3355 	DBGINFO(("%s block_til_ready ready, rc=%d\n", tty->driver->name, retval));
3356 	return retval;
3357 }
3358 
alloc_tmp_rbuf(struct slgt_info * info)3359 static int alloc_tmp_rbuf(struct slgt_info *info)
3360 {
3361 	info->tmp_rbuf = kmalloc(info->max_frame_size + 5, GFP_KERNEL);
3362 	if (info->tmp_rbuf == NULL)
3363 		return -ENOMEM;
3364 	return 0;
3365 }
3366 
free_tmp_rbuf(struct slgt_info * info)3367 static void free_tmp_rbuf(struct slgt_info *info)
3368 {
3369 	kfree(info->tmp_rbuf);
3370 	info->tmp_rbuf = NULL;
3371 }
3372 
3373 /*
3374  * allocate DMA descriptor lists.
3375  */
alloc_desc(struct slgt_info * info)3376 static int alloc_desc(struct slgt_info *info)
3377 {
3378 	unsigned int i;
3379 	unsigned int pbufs;
3380 
3381 	/* allocate memory to hold descriptor lists */
3382 	info->bufs = pci_alloc_consistent(info->pdev, DESC_LIST_SIZE, &info->bufs_dma_addr);
3383 	if (info->bufs == NULL)
3384 		return -ENOMEM;
3385 
3386 	memset(info->bufs, 0, DESC_LIST_SIZE);
3387 
3388 	info->rbufs = (struct slgt_desc*)info->bufs;
3389 	info->tbufs = ((struct slgt_desc*)info->bufs) + info->rbuf_count;
3390 
3391 	pbufs = (unsigned int)info->bufs_dma_addr;
3392 
3393 	/*
3394 	 * Build circular lists of descriptors
3395 	 */
3396 
3397 	for (i=0; i < info->rbuf_count; i++) {
3398 		/* physical address of this descriptor */
3399 		info->rbufs[i].pdesc = pbufs + (i * sizeof(struct slgt_desc));
3400 
3401 		/* physical address of next descriptor */
3402 		if (i == info->rbuf_count - 1)
3403 			info->rbufs[i].next = cpu_to_le32(pbufs);
3404 		else
3405 			info->rbufs[i].next = cpu_to_le32(pbufs + ((i+1) * sizeof(struct slgt_desc)));
3406 		set_desc_count(info->rbufs[i], DMABUFSIZE);
3407 	}
3408 
3409 	for (i=0; i < info->tbuf_count; i++) {
3410 		/* physical address of this descriptor */
3411 		info->tbufs[i].pdesc = pbufs + ((info->rbuf_count + i) * sizeof(struct slgt_desc));
3412 
3413 		/* physical address of next descriptor */
3414 		if (i == info->tbuf_count - 1)
3415 			info->tbufs[i].next = cpu_to_le32(pbufs + info->rbuf_count * sizeof(struct slgt_desc));
3416 		else
3417 			info->tbufs[i].next = cpu_to_le32(pbufs + ((info->rbuf_count + i + 1) * sizeof(struct slgt_desc)));
3418 	}
3419 
3420 	return 0;
3421 }
3422 
free_desc(struct slgt_info * info)3423 static void free_desc(struct slgt_info *info)
3424 {
3425 	if (info->bufs != NULL) {
3426 		pci_free_consistent(info->pdev, DESC_LIST_SIZE, info->bufs, info->bufs_dma_addr);
3427 		info->bufs  = NULL;
3428 		info->rbufs = NULL;
3429 		info->tbufs = NULL;
3430 	}
3431 }
3432 
alloc_bufs(struct slgt_info * info,struct slgt_desc * bufs,int count)3433 static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3434 {
3435 	int i;
3436 	for (i=0; i < count; i++) {
3437 		if ((bufs[i].buf = pci_alloc_consistent(info->pdev, DMABUFSIZE, &bufs[i].buf_dma_addr)) == NULL)
3438 			return -ENOMEM;
3439 		bufs[i].pbuf  = cpu_to_le32((unsigned int)bufs[i].buf_dma_addr);
3440 	}
3441 	return 0;
3442 }
3443 
free_bufs(struct slgt_info * info,struct slgt_desc * bufs,int count)3444 static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3445 {
3446 	int i;
3447 	for (i=0; i < count; i++) {
3448 		if (bufs[i].buf == NULL)
3449 			continue;
3450 		pci_free_consistent(info->pdev, DMABUFSIZE, bufs[i].buf, bufs[i].buf_dma_addr);
3451 		bufs[i].buf = NULL;
3452 	}
3453 }
3454 
alloc_dma_bufs(struct slgt_info * info)3455 static int alloc_dma_bufs(struct slgt_info *info)
3456 {
3457 	info->rbuf_count = 32;
3458 	info->tbuf_count = 32;
3459 
3460 	if (alloc_desc(info) < 0 ||
3461 	    alloc_bufs(info, info->rbufs, info->rbuf_count) < 0 ||
3462 	    alloc_bufs(info, info->tbufs, info->tbuf_count) < 0 ||
3463 	    alloc_tmp_rbuf(info) < 0) {
3464 		DBGERR(("%s DMA buffer alloc fail\n", info->device_name));
3465 		return -ENOMEM;
3466 	}
3467 	reset_rbufs(info);
3468 	return 0;
3469 }
3470 
free_dma_bufs(struct slgt_info * info)3471 static void free_dma_bufs(struct slgt_info *info)
3472 {
3473 	if (info->bufs) {
3474 		free_bufs(info, info->rbufs, info->rbuf_count);
3475 		free_bufs(info, info->tbufs, info->tbuf_count);
3476 		free_desc(info);
3477 	}
3478 	free_tmp_rbuf(info);
3479 }
3480 
claim_resources(struct slgt_info * info)3481 static int claim_resources(struct slgt_info *info)
3482 {
3483 	if (request_mem_region(info->phys_reg_addr, SLGT_REG_SIZE, "synclink_gt") == NULL) {
3484 		DBGERR(("%s reg addr conflict, addr=%08X\n",
3485 			info->device_name, info->phys_reg_addr));
3486 		info->init_error = DiagStatus_AddressConflict;
3487 		goto errout;
3488 	}
3489 	else
3490 		info->reg_addr_requested = true;
3491 
3492 	info->reg_addr = ioremap_nocache(info->phys_reg_addr, SLGT_REG_SIZE);
3493 	if (!info->reg_addr) {
3494 		DBGERR(("%s can't map device registers, addr=%08X\n",
3495 			info->device_name, info->phys_reg_addr));
3496 		info->init_error = DiagStatus_CantAssignPciResources;
3497 		goto errout;
3498 	}
3499 	return 0;
3500 
3501 errout:
3502 	release_resources(info);
3503 	return -ENODEV;
3504 }
3505 
release_resources(struct slgt_info * info)3506 static void release_resources(struct slgt_info *info)
3507 {
3508 	if (info->irq_requested) {
3509 		free_irq(info->irq_level, info);
3510 		info->irq_requested = false;
3511 	}
3512 
3513 	if (info->reg_addr_requested) {
3514 		release_mem_region(info->phys_reg_addr, SLGT_REG_SIZE);
3515 		info->reg_addr_requested = false;
3516 	}
3517 
3518 	if (info->reg_addr) {
3519 		iounmap(info->reg_addr);
3520 		info->reg_addr = NULL;
3521 	}
3522 }
3523 
3524 /* Add the specified device instance data structure to the
3525  * global linked list of devices and increment the device count.
3526  */
add_device(struct slgt_info * info)3527 static void add_device(struct slgt_info *info)
3528 {
3529 	char *devstr;
3530 
3531 	info->next_device = NULL;
3532 	info->line = slgt_device_count;
3533 	sprintf(info->device_name, "%s%d", tty_dev_prefix, info->line);
3534 
3535 	if (info->line < MAX_DEVICES) {
3536 		if (maxframe[info->line])
3537 			info->max_frame_size = maxframe[info->line];
3538 	}
3539 
3540 	slgt_device_count++;
3541 
3542 	if (!slgt_device_list)
3543 		slgt_device_list = info;
3544 	else {
3545 		struct slgt_info *current_dev = slgt_device_list;
3546 		while(current_dev->next_device)
3547 			current_dev = current_dev->next_device;
3548 		current_dev->next_device = info;
3549 	}
3550 
3551 	if (info->max_frame_size < 4096)
3552 		info->max_frame_size = 4096;
3553 	else if (info->max_frame_size > 65535)
3554 		info->max_frame_size = 65535;
3555 
3556 	switch(info->pdev->device) {
3557 	case SYNCLINK_GT_DEVICE_ID:
3558 		devstr = "GT";
3559 		break;
3560 	case SYNCLINK_GT2_DEVICE_ID:
3561 		devstr = "GT2";
3562 		break;
3563 	case SYNCLINK_GT4_DEVICE_ID:
3564 		devstr = "GT4";
3565 		break;
3566 	case SYNCLINK_AC_DEVICE_ID:
3567 		devstr = "AC";
3568 		info->params.mode = MGSL_MODE_ASYNC;
3569 		break;
3570 	default:
3571 		devstr = "(unknown model)";
3572 	}
3573 	printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3574 		devstr, info->device_name, info->phys_reg_addr,
3575 		info->irq_level, info->max_frame_size);
3576 
3577 #if SYNCLINK_GENERIC_HDLC
3578 	hdlcdev_init(info);
3579 #endif
3580 }
3581 
3582 static const struct tty_port_operations slgt_port_ops = {
3583 	.carrier_raised = carrier_raised,
3584 	.dtr_rts = dtr_rts,
3585 };
3586 
3587 /*
3588  *  allocate device instance structure, return NULL on failure
3589  */
alloc_dev(int adapter_num,int port_num,struct pci_dev * pdev)3590 static struct slgt_info *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
3591 {
3592 	struct slgt_info *info;
3593 
3594 	info = kzalloc(sizeof(struct slgt_info), GFP_KERNEL);
3595 
3596 	if (!info) {
3597 		DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3598 			driver_name, adapter_num, port_num));
3599 	} else {
3600 		tty_port_init(&info->port);
3601 		info->port.ops = &slgt_port_ops;
3602 		info->magic = MGSL_MAGIC;
3603 		INIT_WORK(&info->task, bh_handler);
3604 		info->max_frame_size = 4096;
3605 		info->base_clock = 14745600;
3606 		info->rbuf_fill_level = DMABUFSIZE;
3607 		info->port.close_delay = 5*HZ/10;
3608 		info->port.closing_wait = 30*HZ;
3609 		init_waitqueue_head(&info->status_event_wait_q);
3610 		init_waitqueue_head(&info->event_wait_q);
3611 		spin_lock_init(&info->netlock);
3612 		memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
3613 		info->idle_mode = HDLC_TXIDLE_FLAGS;
3614 		info->adapter_num = adapter_num;
3615 		info->port_num = port_num;
3616 
3617 		setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
3618 		setup_timer(&info->rx_timer, rx_timeout, (unsigned long)info);
3619 
3620 		/* Copy configuration info to device instance data */
3621 		info->pdev = pdev;
3622 		info->irq_level = pdev->irq;
3623 		info->phys_reg_addr = pci_resource_start(pdev,0);
3624 
3625 		info->bus_type = MGSL_BUS_TYPE_PCI;
3626 		info->irq_flags = IRQF_SHARED;
3627 
3628 		info->init_error = -1; /* assume error, set to 0 on successful init */
3629 	}
3630 
3631 	return info;
3632 }
3633 
device_init(int adapter_num,struct pci_dev * pdev)3634 static void device_init(int adapter_num, struct pci_dev *pdev)
3635 {
3636 	struct slgt_info *port_array[SLGT_MAX_PORTS];
3637 	int i;
3638 	int port_count = 1;
3639 
3640 	if (pdev->device == SYNCLINK_GT2_DEVICE_ID)
3641 		port_count = 2;
3642 	else if (pdev->device == SYNCLINK_GT4_DEVICE_ID)
3643 		port_count = 4;
3644 
3645 	/* allocate device instances for all ports */
3646 	for (i=0; i < port_count; ++i) {
3647 		port_array[i] = alloc_dev(adapter_num, i, pdev);
3648 		if (port_array[i] == NULL) {
3649 			for (--i; i >= 0; --i)
3650 				kfree(port_array[i]);
3651 			return;
3652 		}
3653 	}
3654 
3655 	/* give copy of port_array to all ports and add to device list  */
3656 	for (i=0; i < port_count; ++i) {
3657 		memcpy(port_array[i]->port_array, port_array, sizeof(port_array));
3658 		add_device(port_array[i]);
3659 		port_array[i]->port_count = port_count;
3660 		spin_lock_init(&port_array[i]->lock);
3661 	}
3662 
3663 	/* Allocate and claim adapter resources */
3664 	if (!claim_resources(port_array[0])) {
3665 
3666 		alloc_dma_bufs(port_array[0]);
3667 
3668 		/* copy resource information from first port to others */
3669 		for (i = 1; i < port_count; ++i) {
3670 			port_array[i]->irq_level = port_array[0]->irq_level;
3671 			port_array[i]->reg_addr  = port_array[0]->reg_addr;
3672 			alloc_dma_bufs(port_array[i]);
3673 		}
3674 
3675 		if (request_irq(port_array[0]->irq_level,
3676 					slgt_interrupt,
3677 					port_array[0]->irq_flags,
3678 					port_array[0]->device_name,
3679 					port_array[0]) < 0) {
3680 			DBGERR(("%s request_irq failed IRQ=%d\n",
3681 				port_array[0]->device_name,
3682 				port_array[0]->irq_level));
3683 		} else {
3684 			port_array[0]->irq_requested = true;
3685 			adapter_test(port_array[0]);
3686 			for (i=1 ; i < port_count ; i++) {
3687 				port_array[i]->init_error = port_array[0]->init_error;
3688 				port_array[i]->gpio_present = port_array[0]->gpio_present;
3689 			}
3690 		}
3691 	}
3692 
3693 	for (i=0; i < port_count; ++i)
3694 		tty_register_device(serial_driver, port_array[i]->line, &(port_array[i]->pdev->dev));
3695 }
3696 
init_one(struct pci_dev * dev,const struct pci_device_id * ent)3697 static int __devinit init_one(struct pci_dev *dev,
3698 			      const struct pci_device_id *ent)
3699 {
3700 	if (pci_enable_device(dev)) {
3701 		printk("error enabling pci device %p\n", dev);
3702 		return -EIO;
3703 	}
3704 	pci_set_master(dev);
3705 	device_init(slgt_device_count, dev);
3706 	return 0;
3707 }
3708 
remove_one(struct pci_dev * dev)3709 static void __devexit remove_one(struct pci_dev *dev)
3710 {
3711 }
3712 
3713 static const struct tty_operations ops = {
3714 	.open = open,
3715 	.close = close,
3716 	.write = write,
3717 	.put_char = put_char,
3718 	.flush_chars = flush_chars,
3719 	.write_room = write_room,
3720 	.chars_in_buffer = chars_in_buffer,
3721 	.flush_buffer = flush_buffer,
3722 	.ioctl = ioctl,
3723 	.compat_ioctl = slgt_compat_ioctl,
3724 	.throttle = throttle,
3725 	.unthrottle = unthrottle,
3726 	.send_xchar = send_xchar,
3727 	.break_ctl = set_break,
3728 	.wait_until_sent = wait_until_sent,
3729 	.set_termios = set_termios,
3730 	.stop = tx_hold,
3731 	.start = tx_release,
3732 	.hangup = hangup,
3733 	.tiocmget = tiocmget,
3734 	.tiocmset = tiocmset,
3735 	.get_icount = get_icount,
3736 	.proc_fops = &synclink_gt_proc_fops,
3737 };
3738 
slgt_cleanup(void)3739 static void slgt_cleanup(void)
3740 {
3741 	int rc;
3742 	struct slgt_info *info;
3743 	struct slgt_info *tmp;
3744 
3745 	printk(KERN_INFO "unload %s\n", driver_name);
3746 
3747 	if (serial_driver) {
3748 		for (info=slgt_device_list ; info != NULL ; info=info->next_device)
3749 			tty_unregister_device(serial_driver, info->line);
3750 		if ((rc = tty_unregister_driver(serial_driver)))
3751 			DBGERR(("tty_unregister_driver error=%d\n", rc));
3752 		put_tty_driver(serial_driver);
3753 	}
3754 
3755 	/* reset devices */
3756 	info = slgt_device_list;
3757 	while(info) {
3758 		reset_port(info);
3759 		info = info->next_device;
3760 	}
3761 
3762 	/* release devices */
3763 	info = slgt_device_list;
3764 	while(info) {
3765 #if SYNCLINK_GENERIC_HDLC
3766 		hdlcdev_exit(info);
3767 #endif
3768 		free_dma_bufs(info);
3769 		free_tmp_rbuf(info);
3770 		if (info->port_num == 0)
3771 			release_resources(info);
3772 		tmp = info;
3773 		info = info->next_device;
3774 		kfree(tmp);
3775 	}
3776 
3777 	if (pci_registered)
3778 		pci_unregister_driver(&pci_driver);
3779 }
3780 
3781 /*
3782  *  Driver initialization entry point.
3783  */
slgt_init(void)3784 static int __init slgt_init(void)
3785 {
3786 	int rc;
3787 
3788 	printk(KERN_INFO "%s\n", driver_name);
3789 
3790 	serial_driver = alloc_tty_driver(MAX_DEVICES);
3791 	if (!serial_driver) {
3792 		printk("%s can't allocate tty driver\n", driver_name);
3793 		return -ENOMEM;
3794 	}
3795 
3796 	/* Initialize the tty_driver structure */
3797 
3798 	serial_driver->owner = THIS_MODULE;
3799 	serial_driver->driver_name = tty_driver_name;
3800 	serial_driver->name = tty_dev_prefix;
3801 	serial_driver->major = ttymajor;
3802 	serial_driver->minor_start = 64;
3803 	serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
3804 	serial_driver->subtype = SERIAL_TYPE_NORMAL;
3805 	serial_driver->init_termios = tty_std_termios;
3806 	serial_driver->init_termios.c_cflag =
3807 		B9600 | CS8 | CREAD | HUPCL | CLOCAL;
3808 	serial_driver->init_termios.c_ispeed = 9600;
3809 	serial_driver->init_termios.c_ospeed = 9600;
3810 	serial_driver->flags = TTY_DRIVER_REAL_RAW | TTY_DRIVER_DYNAMIC_DEV;
3811 	tty_set_operations(serial_driver, &ops);
3812 	if ((rc = tty_register_driver(serial_driver)) < 0) {
3813 		DBGERR(("%s can't register serial driver\n", driver_name));
3814 		put_tty_driver(serial_driver);
3815 		serial_driver = NULL;
3816 		goto error;
3817 	}
3818 
3819 	printk(KERN_INFO "%s, tty major#%d\n",
3820 	       driver_name, serial_driver->major);
3821 
3822 	slgt_device_count = 0;
3823 	if ((rc = pci_register_driver(&pci_driver)) < 0) {
3824 		printk("%s pci_register_driver error=%d\n", driver_name, rc);
3825 		goto error;
3826 	}
3827 	pci_registered = true;
3828 
3829 	if (!slgt_device_list)
3830 		printk("%s no devices found\n",driver_name);
3831 
3832 	return 0;
3833 
3834 error:
3835 	slgt_cleanup();
3836 	return rc;
3837 }
3838 
slgt_exit(void)3839 static void __exit slgt_exit(void)
3840 {
3841 	slgt_cleanup();
3842 }
3843 
3844 module_init(slgt_init);
3845 module_exit(slgt_exit);
3846 
3847 /*
3848  * register access routines
3849  */
3850 
3851 #define CALC_REGADDR() \
3852 	unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3853 	if (addr >= 0x80) \
3854 		reg_addr += (info->port_num) * 32; \
3855 	else if (addr >= 0x40)	\
3856 		reg_addr += (info->port_num) * 16;
3857 
rd_reg8(struct slgt_info * info,unsigned int addr)3858 static __u8 rd_reg8(struct slgt_info *info, unsigned int addr)
3859 {
3860 	CALC_REGADDR();
3861 	return readb((void __iomem *)reg_addr);
3862 }
3863 
wr_reg8(struct slgt_info * info,unsigned int addr,__u8 value)3864 static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value)
3865 {
3866 	CALC_REGADDR();
3867 	writeb(value, (void __iomem *)reg_addr);
3868 }
3869 
rd_reg16(struct slgt_info * info,unsigned int addr)3870 static __u16 rd_reg16(struct slgt_info *info, unsigned int addr)
3871 {
3872 	CALC_REGADDR();
3873 	return readw((void __iomem *)reg_addr);
3874 }
3875 
wr_reg16(struct slgt_info * info,unsigned int addr,__u16 value)3876 static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value)
3877 {
3878 	CALC_REGADDR();
3879 	writew(value, (void __iomem *)reg_addr);
3880 }
3881 
rd_reg32(struct slgt_info * info,unsigned int addr)3882 static __u32 rd_reg32(struct slgt_info *info, unsigned int addr)
3883 {
3884 	CALC_REGADDR();
3885 	return readl((void __iomem *)reg_addr);
3886 }
3887 
wr_reg32(struct slgt_info * info,unsigned int addr,__u32 value)3888 static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value)
3889 {
3890 	CALC_REGADDR();
3891 	writel(value, (void __iomem *)reg_addr);
3892 }
3893 
rdma_reset(struct slgt_info * info)3894 static void rdma_reset(struct slgt_info *info)
3895 {
3896 	unsigned int i;
3897 
3898 	/* set reset bit */
3899 	wr_reg32(info, RDCSR, BIT1);
3900 
3901 	/* wait for enable bit cleared */
3902 	for(i=0 ; i < 1000 ; i++)
3903 		if (!(rd_reg32(info, RDCSR) & BIT0))
3904 			break;
3905 }
3906 
tdma_reset(struct slgt_info * info)3907 static void tdma_reset(struct slgt_info *info)
3908 {
3909 	unsigned int i;
3910 
3911 	/* set reset bit */
3912 	wr_reg32(info, TDCSR, BIT1);
3913 
3914 	/* wait for enable bit cleared */
3915 	for(i=0 ; i < 1000 ; i++)
3916 		if (!(rd_reg32(info, TDCSR) & BIT0))
3917 			break;
3918 }
3919 
3920 /*
3921  * enable internal loopback
3922  * TxCLK and RxCLK are generated from BRG
3923  * and TxD is looped back to RxD internally.
3924  */
enable_loopback(struct slgt_info * info)3925 static void enable_loopback(struct slgt_info *info)
3926 {
3927 	/* SCR (serial control) BIT2=looopback enable */
3928 	wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT2));
3929 
3930 	if (info->params.mode != MGSL_MODE_ASYNC) {
3931 		/* CCR (clock control)
3932 		 * 07..05  tx clock source (010 = BRG)
3933 		 * 04..02  rx clock source (010 = BRG)
3934 		 * 01      auxclk enable   (0 = disable)
3935 		 * 00      BRG enable      (1 = enable)
3936 		 *
3937 		 * 0100 1001
3938 		 */
3939 		wr_reg8(info, CCR, 0x49);
3940 
3941 		/* set speed if available, otherwise use default */
3942 		if (info->params.clock_speed)
3943 			set_rate(info, info->params.clock_speed);
3944 		else
3945 			set_rate(info, 3686400);
3946 	}
3947 }
3948 
3949 /*
3950  *  set baud rate generator to specified rate
3951  */
set_rate(struct slgt_info * info,u32 rate)3952 static void set_rate(struct slgt_info *info, u32 rate)
3953 {
3954 	unsigned int div;
3955 	unsigned int osc = info->base_clock;
3956 
3957 	/* div = osc/rate - 1
3958 	 *
3959 	 * Round div up if osc/rate is not integer to
3960 	 * force to next slowest rate.
3961 	 */
3962 
3963 	if (rate) {
3964 		div = osc/rate;
3965 		if (!(osc % rate) && div)
3966 			div--;
3967 		wr_reg16(info, BDR, (unsigned short)div);
3968 	}
3969 }
3970 
rx_stop(struct slgt_info * info)3971 static void rx_stop(struct slgt_info *info)
3972 {
3973 	unsigned short val;
3974 
3975 	/* disable and reset receiver */
3976 	val = rd_reg16(info, RCR) & ~BIT1;          /* clear enable bit */
3977 	wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
3978 	wr_reg16(info, RCR, val);                  /* clear reset bit */
3979 
3980 	slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA + IRQ_RXIDLE);
3981 
3982 	/* clear pending rx interrupts */
3983 	wr_reg16(info, SSR, IRQ_RXIDLE + IRQ_RXOVER);
3984 
3985 	rdma_reset(info);
3986 
3987 	info->rx_enabled = false;
3988 	info->rx_restart = false;
3989 }
3990 
rx_start(struct slgt_info * info)3991 static void rx_start(struct slgt_info *info)
3992 {
3993 	unsigned short val;
3994 
3995 	slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA);
3996 
3997 	/* clear pending rx overrun IRQ */
3998 	wr_reg16(info, SSR, IRQ_RXOVER);
3999 
4000 	/* reset and disable receiver */
4001 	val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
4002 	wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
4003 	wr_reg16(info, RCR, val);                  /* clear reset bit */
4004 
4005 	rdma_reset(info);
4006 	reset_rbufs(info);
4007 
4008 	if (info->rx_pio) {
4009 		/* rx request when rx FIFO not empty */
4010 		wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) & ~BIT14));
4011 		slgt_irq_on(info, IRQ_RXDATA);
4012 		if (info->params.mode == MGSL_MODE_ASYNC) {
4013 			/* enable saving of rx status */
4014 			wr_reg32(info, RDCSR, BIT6);
4015 		}
4016 	} else {
4017 		/* rx request when rx FIFO half full */
4018 		wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT14));
4019 		/* set 1st descriptor address */
4020 		wr_reg32(info, RDDAR, info->rbufs[0].pdesc);
4021 
4022 		if (info->params.mode != MGSL_MODE_ASYNC) {
4023 			/* enable rx DMA and DMA interrupt */
4024 			wr_reg32(info, RDCSR, (BIT2 + BIT0));
4025 		} else {
4026 			/* enable saving of rx status, rx DMA and DMA interrupt */
4027 			wr_reg32(info, RDCSR, (BIT6 + BIT2 + BIT0));
4028 		}
4029 	}
4030 
4031 	slgt_irq_on(info, IRQ_RXOVER);
4032 
4033 	/* enable receiver */
4034 	wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | BIT1));
4035 
4036 	info->rx_restart = false;
4037 	info->rx_enabled = true;
4038 }
4039 
tx_start(struct slgt_info * info)4040 static void tx_start(struct slgt_info *info)
4041 {
4042 	if (!info->tx_enabled) {
4043 		wr_reg16(info, TCR,
4044 			 (unsigned short)((rd_reg16(info, TCR) | BIT1) & ~BIT2));
4045 		info->tx_enabled = true;
4046 	}
4047 
4048 	if (desc_count(info->tbufs[info->tbuf_start])) {
4049 		info->drop_rts_on_tx_done = false;
4050 
4051 		if (info->params.mode != MGSL_MODE_ASYNC) {
4052 			if (info->params.flags & HDLC_FLAG_AUTO_RTS) {
4053 				get_signals(info);
4054 				if (!(info->signals & SerialSignal_RTS)) {
4055 					info->signals |= SerialSignal_RTS;
4056 					set_signals(info);
4057 					info->drop_rts_on_tx_done = true;
4058 				}
4059 			}
4060 
4061 			slgt_irq_off(info, IRQ_TXDATA);
4062 			slgt_irq_on(info, IRQ_TXUNDER + IRQ_TXIDLE);
4063 			/* clear tx idle and underrun status bits */
4064 			wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
4065 		} else {
4066 			slgt_irq_off(info, IRQ_TXDATA);
4067 			slgt_irq_on(info, IRQ_TXIDLE);
4068 			/* clear tx idle status bit */
4069 			wr_reg16(info, SSR, IRQ_TXIDLE);
4070 		}
4071 		/* set 1st descriptor address and start DMA */
4072 		wr_reg32(info, TDDAR, info->tbufs[info->tbuf_start].pdesc);
4073 		wr_reg32(info, TDCSR, BIT2 + BIT0);
4074 		info->tx_active = true;
4075 	}
4076 }
4077 
tx_stop(struct slgt_info * info)4078 static void tx_stop(struct slgt_info *info)
4079 {
4080 	unsigned short val;
4081 
4082 	del_timer(&info->tx_timer);
4083 
4084 	tdma_reset(info);
4085 
4086 	/* reset and disable transmitter */
4087 	val = rd_reg16(info, TCR) & ~BIT1;          /* clear enable bit */
4088 	wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
4089 
4090 	slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
4091 
4092 	/* clear tx idle and underrun status bit */
4093 	wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
4094 
4095 	reset_tbufs(info);
4096 
4097 	info->tx_enabled = false;
4098 	info->tx_active = false;
4099 }
4100 
reset_port(struct slgt_info * info)4101 static void reset_port(struct slgt_info *info)
4102 {
4103 	if (!info->reg_addr)
4104 		return;
4105 
4106 	tx_stop(info);
4107 	rx_stop(info);
4108 
4109 	info->signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
4110 	set_signals(info);
4111 
4112 	slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4113 }
4114 
reset_adapter(struct slgt_info * info)4115 static void reset_adapter(struct slgt_info *info)
4116 {
4117 	int i;
4118 	for (i=0; i < info->port_count; ++i) {
4119 		if (info->port_array[i])
4120 			reset_port(info->port_array[i]);
4121 	}
4122 }
4123 
async_mode(struct slgt_info * info)4124 static void async_mode(struct slgt_info *info)
4125 {
4126   	unsigned short val;
4127 
4128 	slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4129 	tx_stop(info);
4130 	rx_stop(info);
4131 
4132 	/* TCR (tx control)
4133 	 *
4134 	 * 15..13  mode, 010=async
4135 	 * 12..10  encoding, 000=NRZ
4136 	 * 09      parity enable
4137 	 * 08      1=odd parity, 0=even parity
4138 	 * 07      1=RTS driver control
4139 	 * 06      1=break enable
4140 	 * 05..04  character length
4141 	 *         00=5 bits
4142 	 *         01=6 bits
4143 	 *         10=7 bits
4144 	 *         11=8 bits
4145 	 * 03      0=1 stop bit, 1=2 stop bits
4146 	 * 02      reset
4147 	 * 01      enable
4148 	 * 00      auto-CTS enable
4149 	 */
4150 	val = 0x4000;
4151 
4152 	if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4153 		val |= BIT7;
4154 
4155 	if (info->params.parity != ASYNC_PARITY_NONE) {
4156 		val |= BIT9;
4157 		if (info->params.parity == ASYNC_PARITY_ODD)
4158 			val |= BIT8;
4159 	}
4160 
4161 	switch (info->params.data_bits)
4162 	{
4163 	case 6: val |= BIT4; break;
4164 	case 7: val |= BIT5; break;
4165 	case 8: val |= BIT5 + BIT4; break;
4166 	}
4167 
4168 	if (info->params.stop_bits != 1)
4169 		val |= BIT3;
4170 
4171 	if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4172 		val |= BIT0;
4173 
4174 	wr_reg16(info, TCR, val);
4175 
4176 	/* RCR (rx control)
4177 	 *
4178 	 * 15..13  mode, 010=async
4179 	 * 12..10  encoding, 000=NRZ
4180 	 * 09      parity enable
4181 	 * 08      1=odd parity, 0=even parity
4182 	 * 07..06  reserved, must be 0
4183 	 * 05..04  character length
4184 	 *         00=5 bits
4185 	 *         01=6 bits
4186 	 *         10=7 bits
4187 	 *         11=8 bits
4188 	 * 03      reserved, must be zero
4189 	 * 02      reset
4190 	 * 01      enable
4191 	 * 00      auto-DCD enable
4192 	 */
4193 	val = 0x4000;
4194 
4195 	if (info->params.parity != ASYNC_PARITY_NONE) {
4196 		val |= BIT9;
4197 		if (info->params.parity == ASYNC_PARITY_ODD)
4198 			val |= BIT8;
4199 	}
4200 
4201 	switch (info->params.data_bits)
4202 	{
4203 	case 6: val |= BIT4; break;
4204 	case 7: val |= BIT5; break;
4205 	case 8: val |= BIT5 + BIT4; break;
4206 	}
4207 
4208 	if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4209 		val |= BIT0;
4210 
4211 	wr_reg16(info, RCR, val);
4212 
4213 	/* CCR (clock control)
4214 	 *
4215 	 * 07..05  011 = tx clock source is BRG/16
4216 	 * 04..02  010 = rx clock source is BRG
4217 	 * 01      0 = auxclk disabled
4218 	 * 00      1 = BRG enabled
4219 	 *
4220 	 * 0110 1001
4221 	 */
4222 	wr_reg8(info, CCR, 0x69);
4223 
4224 	msc_set_vcr(info);
4225 
4226 	/* SCR (serial control)
4227 	 *
4228 	 * 15  1=tx req on FIFO half empty
4229 	 * 14  1=rx req on FIFO half full
4230 	 * 13  tx data  IRQ enable
4231 	 * 12  tx idle  IRQ enable
4232 	 * 11  rx break on IRQ enable
4233 	 * 10  rx data  IRQ enable
4234 	 * 09  rx break off IRQ enable
4235 	 * 08  overrun  IRQ enable
4236 	 * 07  DSR      IRQ enable
4237 	 * 06  CTS      IRQ enable
4238 	 * 05  DCD      IRQ enable
4239 	 * 04  RI       IRQ enable
4240 	 * 03  0=16x sampling, 1=8x sampling
4241 	 * 02  1=txd->rxd internal loopback enable
4242 	 * 01  reserved, must be zero
4243 	 * 00  1=master IRQ enable
4244 	 */
4245 	val = BIT15 + BIT14 + BIT0;
4246 	/* JCR[8] : 1 = x8 async mode feature available */
4247 	if ((rd_reg32(info, JCR) & BIT8) && info->params.data_rate &&
4248 	    ((info->base_clock < (info->params.data_rate * 16)) ||
4249 	     (info->base_clock % (info->params.data_rate * 16)))) {
4250 		/* use 8x sampling */
4251 		val |= BIT3;
4252 		set_rate(info, info->params.data_rate * 8);
4253 	} else {
4254 		/* use 16x sampling */
4255 		set_rate(info, info->params.data_rate * 16);
4256 	}
4257 	wr_reg16(info, SCR, val);
4258 
4259 	slgt_irq_on(info, IRQ_RXBREAK | IRQ_RXOVER);
4260 
4261 	if (info->params.loopback)
4262 		enable_loopback(info);
4263 }
4264 
sync_mode(struct slgt_info * info)4265 static void sync_mode(struct slgt_info *info)
4266 {
4267 	unsigned short val;
4268 
4269 	slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4270 	tx_stop(info);
4271 	rx_stop(info);
4272 
4273 	/* TCR (tx control)
4274 	 *
4275 	 * 15..13  mode
4276 	 *         000=HDLC/SDLC
4277 	 *         001=raw bit synchronous
4278 	 *         010=asynchronous/isochronous
4279 	 *         011=monosync byte synchronous
4280 	 *         100=bisync byte synchronous
4281 	 *         101=xsync byte synchronous
4282 	 * 12..10  encoding
4283 	 * 09      CRC enable
4284 	 * 08      CRC32
4285 	 * 07      1=RTS driver control
4286 	 * 06      preamble enable
4287 	 * 05..04  preamble length
4288 	 * 03      share open/close flag
4289 	 * 02      reset
4290 	 * 01      enable
4291 	 * 00      auto-CTS enable
4292 	 */
4293 	val = BIT2;
4294 
4295 	switch(info->params.mode) {
4296 	case MGSL_MODE_XSYNC:
4297 		val |= BIT15 + BIT13;
4298 		break;
4299 	case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4300 	case MGSL_MODE_BISYNC:   val |= BIT15; break;
4301 	case MGSL_MODE_RAW:      val |= BIT13; break;
4302 	}
4303 	if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4304 		val |= BIT7;
4305 
4306 	switch(info->params.encoding)
4307 	{
4308 	case HDLC_ENCODING_NRZB:          val |= BIT10; break;
4309 	case HDLC_ENCODING_NRZI_MARK:     val |= BIT11; break;
4310 	case HDLC_ENCODING_NRZI:          val |= BIT11 + BIT10; break;
4311 	case HDLC_ENCODING_BIPHASE_MARK:  val |= BIT12; break;
4312 	case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4313 	case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4314 	case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4315 	}
4316 
4317 	switch (info->params.crc_type & HDLC_CRC_MASK)
4318 	{
4319 	case HDLC_CRC_16_CCITT: val |= BIT9; break;
4320 	case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4321 	}
4322 
4323 	if (info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE)
4324 		val |= BIT6;
4325 
4326 	switch (info->params.preamble_length)
4327 	{
4328 	case HDLC_PREAMBLE_LENGTH_16BITS: val |= BIT5; break;
4329 	case HDLC_PREAMBLE_LENGTH_32BITS: val |= BIT4; break;
4330 	case HDLC_PREAMBLE_LENGTH_64BITS: val |= BIT5 + BIT4; break;
4331 	}
4332 
4333 	if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4334 		val |= BIT0;
4335 
4336 	wr_reg16(info, TCR, val);
4337 
4338 	/* TPR (transmit preamble) */
4339 
4340 	switch (info->params.preamble)
4341 	{
4342 	case HDLC_PREAMBLE_PATTERN_FLAGS: val = 0x7e; break;
4343 	case HDLC_PREAMBLE_PATTERN_ONES:  val = 0xff; break;
4344 	case HDLC_PREAMBLE_PATTERN_ZEROS: val = 0x00; break;
4345 	case HDLC_PREAMBLE_PATTERN_10:    val = 0x55; break;
4346 	case HDLC_PREAMBLE_PATTERN_01:    val = 0xaa; break;
4347 	default:                          val = 0x7e; break;
4348 	}
4349 	wr_reg8(info, TPR, (unsigned char)val);
4350 
4351 	/* RCR (rx control)
4352 	 *
4353 	 * 15..13  mode
4354 	 *         000=HDLC/SDLC
4355 	 *         001=raw bit synchronous
4356 	 *         010=asynchronous/isochronous
4357 	 *         011=monosync byte synchronous
4358 	 *         100=bisync byte synchronous
4359 	 *         101=xsync byte synchronous
4360 	 * 12..10  encoding
4361 	 * 09      CRC enable
4362 	 * 08      CRC32
4363 	 * 07..03  reserved, must be 0
4364 	 * 02      reset
4365 	 * 01      enable
4366 	 * 00      auto-DCD enable
4367 	 */
4368 	val = 0;
4369 
4370 	switch(info->params.mode) {
4371 	case MGSL_MODE_XSYNC:
4372 		val |= BIT15 + BIT13;
4373 		break;
4374 	case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4375 	case MGSL_MODE_BISYNC:   val |= BIT15; break;
4376 	case MGSL_MODE_RAW:      val |= BIT13; break;
4377 	}
4378 
4379 	switch(info->params.encoding)
4380 	{
4381 	case HDLC_ENCODING_NRZB:          val |= BIT10; break;
4382 	case HDLC_ENCODING_NRZI_MARK:     val |= BIT11; break;
4383 	case HDLC_ENCODING_NRZI:          val |= BIT11 + BIT10; break;
4384 	case HDLC_ENCODING_BIPHASE_MARK:  val |= BIT12; break;
4385 	case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4386 	case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4387 	case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4388 	}
4389 
4390 	switch (info->params.crc_type & HDLC_CRC_MASK)
4391 	{
4392 	case HDLC_CRC_16_CCITT: val |= BIT9; break;
4393 	case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4394 	}
4395 
4396 	if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4397 		val |= BIT0;
4398 
4399 	wr_reg16(info, RCR, val);
4400 
4401 	/* CCR (clock control)
4402 	 *
4403 	 * 07..05  tx clock source
4404 	 * 04..02  rx clock source
4405 	 * 01      auxclk enable
4406 	 * 00      BRG enable
4407 	 */
4408 	val = 0;
4409 
4410 	if (info->params.flags & HDLC_FLAG_TXC_BRG)
4411 	{
4412 		// when RxC source is DPLL, BRG generates 16X DPLL
4413 		// reference clock, so take TxC from BRG/16 to get
4414 		// transmit clock at actual data rate
4415 		if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4416 			val |= BIT6 + BIT5;	/* 011, txclk = BRG/16 */
4417 		else
4418 			val |= BIT6;	/* 010, txclk = BRG */
4419 	}
4420 	else if (info->params.flags & HDLC_FLAG_TXC_DPLL)
4421 		val |= BIT7;	/* 100, txclk = DPLL Input */
4422 	else if (info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4423 		val |= BIT5;	/* 001, txclk = RXC Input */
4424 
4425 	if (info->params.flags & HDLC_FLAG_RXC_BRG)
4426 		val |= BIT3;	/* 010, rxclk = BRG */
4427 	else if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4428 		val |= BIT4;	/* 100, rxclk = DPLL */
4429 	else if (info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4430 		val |= BIT2;	/* 001, rxclk = TXC Input */
4431 
4432 	if (info->params.clock_speed)
4433 		val |= BIT1 + BIT0;
4434 
4435 	wr_reg8(info, CCR, (unsigned char)val);
4436 
4437 	if (info->params.flags & (HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL))
4438 	{
4439 		// program DPLL mode
4440 		switch(info->params.encoding)
4441 		{
4442 		case HDLC_ENCODING_BIPHASE_MARK:
4443 		case HDLC_ENCODING_BIPHASE_SPACE:
4444 			val = BIT7; break;
4445 		case HDLC_ENCODING_BIPHASE_LEVEL:
4446 		case HDLC_ENCODING_DIFF_BIPHASE_LEVEL:
4447 			val = BIT7 + BIT6; break;
4448 		default: val = BIT6;	// NRZ encodings
4449 		}
4450 		wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | val));
4451 
4452 		// DPLL requires a 16X reference clock from BRG
4453 		set_rate(info, info->params.clock_speed * 16);
4454 	}
4455 	else
4456 		set_rate(info, info->params.clock_speed);
4457 
4458 	tx_set_idle(info);
4459 
4460 	msc_set_vcr(info);
4461 
4462 	/* SCR (serial control)
4463 	 *
4464 	 * 15  1=tx req on FIFO half empty
4465 	 * 14  1=rx req on FIFO half full
4466 	 * 13  tx data  IRQ enable
4467 	 * 12  tx idle  IRQ enable
4468 	 * 11  underrun IRQ enable
4469 	 * 10  rx data  IRQ enable
4470 	 * 09  rx idle  IRQ enable
4471 	 * 08  overrun  IRQ enable
4472 	 * 07  DSR      IRQ enable
4473 	 * 06  CTS      IRQ enable
4474 	 * 05  DCD      IRQ enable
4475 	 * 04  RI       IRQ enable
4476 	 * 03  reserved, must be zero
4477 	 * 02  1=txd->rxd internal loopback enable
4478 	 * 01  reserved, must be zero
4479 	 * 00  1=master IRQ enable
4480 	 */
4481 	wr_reg16(info, SCR, BIT15 + BIT14 + BIT0);
4482 
4483 	if (info->params.loopback)
4484 		enable_loopback(info);
4485 }
4486 
4487 /*
4488  *  set transmit idle mode
4489  */
tx_set_idle(struct slgt_info * info)4490 static void tx_set_idle(struct slgt_info *info)
4491 {
4492 	unsigned char val;
4493 	unsigned short tcr;
4494 
4495 	/* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4496 	 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4497 	 */
4498 	tcr = rd_reg16(info, TCR);
4499 	if (info->idle_mode & HDLC_TXIDLE_CUSTOM_16) {
4500 		/* disable preamble, set idle size to 16 bits */
4501 		tcr = (tcr & ~(BIT6 + BIT5)) | BIT4;
4502 		/* MSB of 16 bit idle specified in tx preamble register (TPR) */
4503 		wr_reg8(info, TPR, (unsigned char)((info->idle_mode >> 8) & 0xff));
4504 	} else if (!(tcr & BIT6)) {
4505 		/* preamble is disabled, set idle size to 8 bits */
4506 		tcr &= ~(BIT5 + BIT4);
4507 	}
4508 	wr_reg16(info, TCR, tcr);
4509 
4510 	if (info->idle_mode & (HDLC_TXIDLE_CUSTOM_8 | HDLC_TXIDLE_CUSTOM_16)) {
4511 		/* LSB of custom tx idle specified in tx idle register */
4512 		val = (unsigned char)(info->idle_mode & 0xff);
4513 	} else {
4514 		/* standard 8 bit idle patterns */
4515 		switch(info->idle_mode)
4516 		{
4517 		case HDLC_TXIDLE_FLAGS:          val = 0x7e; break;
4518 		case HDLC_TXIDLE_ALT_ZEROS_ONES:
4519 		case HDLC_TXIDLE_ALT_MARK_SPACE: val = 0xaa; break;
4520 		case HDLC_TXIDLE_ZEROS:
4521 		case HDLC_TXIDLE_SPACE:          val = 0x00; break;
4522 		default:                         val = 0xff;
4523 		}
4524 	}
4525 
4526 	wr_reg8(info, TIR, val);
4527 }
4528 
4529 /*
4530  * get state of V24 status (input) signals
4531  */
get_signals(struct slgt_info * info)4532 static void get_signals(struct slgt_info *info)
4533 {
4534 	unsigned short status = rd_reg16(info, SSR);
4535 
4536 	/* clear all serial signals except DTR and RTS */
4537 	info->signals &= SerialSignal_DTR + SerialSignal_RTS;
4538 
4539 	if (status & BIT3)
4540 		info->signals |= SerialSignal_DSR;
4541 	if (status & BIT2)
4542 		info->signals |= SerialSignal_CTS;
4543 	if (status & BIT1)
4544 		info->signals |= SerialSignal_DCD;
4545 	if (status & BIT0)
4546 		info->signals |= SerialSignal_RI;
4547 }
4548 
4549 /*
4550  * set V.24 Control Register based on current configuration
4551  */
msc_set_vcr(struct slgt_info * info)4552 static void msc_set_vcr(struct slgt_info *info)
4553 {
4554 	unsigned char val = 0;
4555 
4556 	/* VCR (V.24 control)
4557 	 *
4558 	 * 07..04  serial IF select
4559 	 * 03      DTR
4560 	 * 02      RTS
4561 	 * 01      LL
4562 	 * 00      RL
4563 	 */
4564 
4565 	switch(info->if_mode & MGSL_INTERFACE_MASK)
4566 	{
4567 	case MGSL_INTERFACE_RS232:
4568 		val |= BIT5; /* 0010 */
4569 		break;
4570 	case MGSL_INTERFACE_V35:
4571 		val |= BIT7 + BIT6 + BIT5; /* 1110 */
4572 		break;
4573 	case MGSL_INTERFACE_RS422:
4574 		val |= BIT6; /* 0100 */
4575 		break;
4576 	}
4577 
4578 	if (info->if_mode & MGSL_INTERFACE_MSB_FIRST)
4579 		val |= BIT4;
4580 	if (info->signals & SerialSignal_DTR)
4581 		val |= BIT3;
4582 	if (info->signals & SerialSignal_RTS)
4583 		val |= BIT2;
4584 	if (info->if_mode & MGSL_INTERFACE_LL)
4585 		val |= BIT1;
4586 	if (info->if_mode & MGSL_INTERFACE_RL)
4587 		val |= BIT0;
4588 	wr_reg8(info, VCR, val);
4589 }
4590 
4591 /*
4592  * set state of V24 control (output) signals
4593  */
set_signals(struct slgt_info * info)4594 static void set_signals(struct slgt_info *info)
4595 {
4596 	unsigned char val = rd_reg8(info, VCR);
4597 	if (info->signals & SerialSignal_DTR)
4598 		val |= BIT3;
4599 	else
4600 		val &= ~BIT3;
4601 	if (info->signals & SerialSignal_RTS)
4602 		val |= BIT2;
4603 	else
4604 		val &= ~BIT2;
4605 	wr_reg8(info, VCR, val);
4606 }
4607 
4608 /*
4609  * free range of receive DMA buffers (i to last)
4610  */
free_rbufs(struct slgt_info * info,unsigned int i,unsigned int last)4611 static void free_rbufs(struct slgt_info *info, unsigned int i, unsigned int last)
4612 {
4613 	int done = 0;
4614 
4615 	while(!done) {
4616 		/* reset current buffer for reuse */
4617 		info->rbufs[i].status = 0;
4618 		set_desc_count(info->rbufs[i], info->rbuf_fill_level);
4619 		if (i == last)
4620 			done = 1;
4621 		if (++i == info->rbuf_count)
4622 			i = 0;
4623 	}
4624 	info->rbuf_current = i;
4625 }
4626 
4627 /*
4628  * mark all receive DMA buffers as free
4629  */
reset_rbufs(struct slgt_info * info)4630 static void reset_rbufs(struct slgt_info *info)
4631 {
4632 	free_rbufs(info, 0, info->rbuf_count - 1);
4633 	info->rbuf_fill_index = 0;
4634 	info->rbuf_fill_count = 0;
4635 }
4636 
4637 /*
4638  * pass receive HDLC frame to upper layer
4639  *
4640  * return true if frame available, otherwise false
4641  */
rx_get_frame(struct slgt_info * info)4642 static bool rx_get_frame(struct slgt_info *info)
4643 {
4644 	unsigned int start, end;
4645 	unsigned short status;
4646 	unsigned int framesize = 0;
4647 	unsigned long flags;
4648 	struct tty_struct *tty = info->port.tty;
4649 	unsigned char addr_field = 0xff;
4650 	unsigned int crc_size = 0;
4651 
4652 	switch (info->params.crc_type & HDLC_CRC_MASK) {
4653 	case HDLC_CRC_16_CCITT: crc_size = 2; break;
4654 	case HDLC_CRC_32_CCITT: crc_size = 4; break;
4655 	}
4656 
4657 check_again:
4658 
4659 	framesize = 0;
4660 	addr_field = 0xff;
4661 	start = end = info->rbuf_current;
4662 
4663 	for (;;) {
4664 		if (!desc_complete(info->rbufs[end]))
4665 			goto cleanup;
4666 
4667 		if (framesize == 0 && info->params.addr_filter != 0xff)
4668 			addr_field = info->rbufs[end].buf[0];
4669 
4670 		framesize += desc_count(info->rbufs[end]);
4671 
4672 		if (desc_eof(info->rbufs[end]))
4673 			break;
4674 
4675 		if (++end == info->rbuf_count)
4676 			end = 0;
4677 
4678 		if (end == info->rbuf_current) {
4679 			if (info->rx_enabled){
4680 				spin_lock_irqsave(&info->lock,flags);
4681 				rx_start(info);
4682 				spin_unlock_irqrestore(&info->lock,flags);
4683 			}
4684 			goto cleanup;
4685 		}
4686 	}
4687 
4688 	/* status
4689 	 *
4690 	 * 15      buffer complete
4691 	 * 14..06  reserved
4692 	 * 05..04  residue
4693 	 * 02      eof (end of frame)
4694 	 * 01      CRC error
4695 	 * 00      abort
4696 	 */
4697 	status = desc_status(info->rbufs[end]);
4698 
4699 	/* ignore CRC bit if not using CRC (bit is undefined) */
4700 	if ((info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_NONE)
4701 		status &= ~BIT1;
4702 
4703 	if (framesize == 0 ||
4704 		 (addr_field != 0xff && addr_field != info->params.addr_filter)) {
4705 		free_rbufs(info, start, end);
4706 		goto check_again;
4707 	}
4708 
4709 	if (framesize < (2 + crc_size) || status & BIT0) {
4710 		info->icount.rxshort++;
4711 		framesize = 0;
4712 	} else if (status & BIT1) {
4713 		info->icount.rxcrc++;
4714 		if (!(info->params.crc_type & HDLC_CRC_RETURN_EX))
4715 			framesize = 0;
4716 	}
4717 
4718 #if SYNCLINK_GENERIC_HDLC
4719 	if (framesize == 0) {
4720 		info->netdev->stats.rx_errors++;
4721 		info->netdev->stats.rx_frame_errors++;
4722 	}
4723 #endif
4724 
4725 	DBGBH(("%s rx frame status=%04X size=%d\n",
4726 		info->device_name, status, framesize));
4727 	DBGDATA(info, info->rbufs[start].buf, min_t(int, framesize, info->rbuf_fill_level), "rx");
4728 
4729 	if (framesize) {
4730 		if (!(info->params.crc_type & HDLC_CRC_RETURN_EX)) {
4731 			framesize -= crc_size;
4732 			crc_size = 0;
4733 		}
4734 
4735 		if (framesize > info->max_frame_size + crc_size)
4736 			info->icount.rxlong++;
4737 		else {
4738 			/* copy dma buffer(s) to contiguous temp buffer */
4739 			int copy_count = framesize;
4740 			int i = start;
4741 			unsigned char *p = info->tmp_rbuf;
4742 			info->tmp_rbuf_count = framesize;
4743 
4744 			info->icount.rxok++;
4745 
4746 			while(copy_count) {
4747 				int partial_count = min_t(int, copy_count, info->rbuf_fill_level);
4748 				memcpy(p, info->rbufs[i].buf, partial_count);
4749 				p += partial_count;
4750 				copy_count -= partial_count;
4751 				if (++i == info->rbuf_count)
4752 					i = 0;
4753 			}
4754 
4755 			if (info->params.crc_type & HDLC_CRC_RETURN_EX) {
4756 				*p = (status & BIT1) ? RX_CRC_ERROR : RX_OK;
4757 				framesize++;
4758 			}
4759 
4760 #if SYNCLINK_GENERIC_HDLC
4761 			if (info->netcount)
4762 				hdlcdev_rx(info,info->tmp_rbuf, framesize);
4763 			else
4764 #endif
4765 				ldisc_receive_buf(tty, info->tmp_rbuf, info->flag_buf, framesize);
4766 		}
4767 	}
4768 	free_rbufs(info, start, end);
4769 	return true;
4770 
4771 cleanup:
4772 	return false;
4773 }
4774 
4775 /*
4776  * pass receive buffer (RAW synchronous mode) to tty layer
4777  * return true if buffer available, otherwise false
4778  */
rx_get_buf(struct slgt_info * info)4779 static bool rx_get_buf(struct slgt_info *info)
4780 {
4781 	unsigned int i = info->rbuf_current;
4782 	unsigned int count;
4783 
4784 	if (!desc_complete(info->rbufs[i]))
4785 		return false;
4786 	count = desc_count(info->rbufs[i]);
4787 	switch(info->params.mode) {
4788 	case MGSL_MODE_MONOSYNC:
4789 	case MGSL_MODE_BISYNC:
4790 	case MGSL_MODE_XSYNC:
4791 		/* ignore residue in byte synchronous modes */
4792 		if (desc_residue(info->rbufs[i]))
4793 			count--;
4794 		break;
4795 	}
4796 	DBGDATA(info, info->rbufs[i].buf, count, "rx");
4797 	DBGINFO(("rx_get_buf size=%d\n", count));
4798 	if (count)
4799 		ldisc_receive_buf(info->port.tty, info->rbufs[i].buf,
4800 				  info->flag_buf, count);
4801 	free_rbufs(info, i, i);
4802 	return true;
4803 }
4804 
reset_tbufs(struct slgt_info * info)4805 static void reset_tbufs(struct slgt_info *info)
4806 {
4807 	unsigned int i;
4808 	info->tbuf_current = 0;
4809 	for (i=0 ; i < info->tbuf_count ; i++) {
4810 		info->tbufs[i].status = 0;
4811 		info->tbufs[i].count  = 0;
4812 	}
4813 }
4814 
4815 /*
4816  * return number of free transmit DMA buffers
4817  */
free_tbuf_count(struct slgt_info * info)4818 static unsigned int free_tbuf_count(struct slgt_info *info)
4819 {
4820 	unsigned int count = 0;
4821 	unsigned int i = info->tbuf_current;
4822 
4823 	do
4824 	{
4825 		if (desc_count(info->tbufs[i]))
4826 			break; /* buffer in use */
4827 		++count;
4828 		if (++i == info->tbuf_count)
4829 			i=0;
4830 	} while (i != info->tbuf_current);
4831 
4832 	/* if tx DMA active, last zero count buffer is in use */
4833 	if (count && (rd_reg32(info, TDCSR) & BIT0))
4834 		--count;
4835 
4836 	return count;
4837 }
4838 
4839 /*
4840  * return number of bytes in unsent transmit DMA buffers
4841  * and the serial controller tx FIFO
4842  */
tbuf_bytes(struct slgt_info * info)4843 static unsigned int tbuf_bytes(struct slgt_info *info)
4844 {
4845 	unsigned int total_count = 0;
4846 	unsigned int i = info->tbuf_current;
4847 	unsigned int reg_value;
4848 	unsigned int count;
4849 	unsigned int active_buf_count = 0;
4850 
4851 	/*
4852 	 * Add descriptor counts for all tx DMA buffers.
4853 	 * If count is zero (cleared by DMA controller after read),
4854 	 * the buffer is complete or is actively being read from.
4855 	 *
4856 	 * Record buf_count of last buffer with zero count starting
4857 	 * from current ring position. buf_count is mirror
4858 	 * copy of count and is not cleared by serial controller.
4859 	 * If DMA controller is active, that buffer is actively
4860 	 * being read so add to total.
4861 	 */
4862 	do {
4863 		count = desc_count(info->tbufs[i]);
4864 		if (count)
4865 			total_count += count;
4866 		else if (!total_count)
4867 			active_buf_count = info->tbufs[i].buf_count;
4868 		if (++i == info->tbuf_count)
4869 			i = 0;
4870 	} while (i != info->tbuf_current);
4871 
4872 	/* read tx DMA status register */
4873 	reg_value = rd_reg32(info, TDCSR);
4874 
4875 	/* if tx DMA active, last zero count buffer is in use */
4876 	if (reg_value & BIT0)
4877 		total_count += active_buf_count;
4878 
4879 	/* add tx FIFO count = reg_value[15..8] */
4880 	total_count += (reg_value >> 8) & 0xff;
4881 
4882 	/* if transmitter active add one byte for shift register */
4883 	if (info->tx_active)
4884 		total_count++;
4885 
4886 	return total_count;
4887 }
4888 
4889 /*
4890  * load data into transmit DMA buffer ring and start transmitter if needed
4891  * return true if data accepted, otherwise false (buffers full)
4892  */
tx_load(struct slgt_info * info,const char * buf,unsigned int size)4893 static bool tx_load(struct slgt_info *info, const char *buf, unsigned int size)
4894 {
4895 	unsigned short count;
4896 	unsigned int i;
4897 	struct slgt_desc *d;
4898 
4899 	/* check required buffer space */
4900 	if (DIV_ROUND_UP(size, DMABUFSIZE) > free_tbuf_count(info))
4901 		return false;
4902 
4903 	DBGDATA(info, buf, size, "tx");
4904 
4905 	/*
4906 	 * copy data to one or more DMA buffers in circular ring
4907 	 * tbuf_start   = first buffer for this data
4908 	 * tbuf_current = next free buffer
4909 	 *
4910 	 * Copy all data before making data visible to DMA controller by
4911 	 * setting descriptor count of the first buffer.
4912 	 * This prevents an active DMA controller from reading the first DMA
4913 	 * buffers of a frame and stopping before the final buffers are filled.
4914 	 */
4915 
4916 	info->tbuf_start = i = info->tbuf_current;
4917 
4918 	while (size) {
4919 		d = &info->tbufs[i];
4920 
4921 		count = (unsigned short)((size > DMABUFSIZE) ? DMABUFSIZE : size);
4922 		memcpy(d->buf, buf, count);
4923 
4924 		size -= count;
4925 		buf  += count;
4926 
4927 		/*
4928 		 * set EOF bit for last buffer of HDLC frame or
4929 		 * for every buffer in raw mode
4930 		 */
4931 		if ((!size && info->params.mode == MGSL_MODE_HDLC) ||
4932 		    info->params.mode == MGSL_MODE_RAW)
4933 			set_desc_eof(*d, 1);
4934 		else
4935 			set_desc_eof(*d, 0);
4936 
4937 		/* set descriptor count for all but first buffer */
4938 		if (i != info->tbuf_start)
4939 			set_desc_count(*d, count);
4940 		d->buf_count = count;
4941 
4942 		if (++i == info->tbuf_count)
4943 			i = 0;
4944 	}
4945 
4946 	info->tbuf_current = i;
4947 
4948 	/* set first buffer count to make new data visible to DMA controller */
4949 	d = &info->tbufs[info->tbuf_start];
4950 	set_desc_count(*d, d->buf_count);
4951 
4952 	/* start transmitter if needed and update transmit timeout */
4953 	if (!info->tx_active)
4954 		tx_start(info);
4955 	update_tx_timer(info);
4956 
4957 	return true;
4958 }
4959 
register_test(struct slgt_info * info)4960 static int register_test(struct slgt_info *info)
4961 {
4962 	static unsigned short patterns[] =
4963 		{0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
4964 	static unsigned int count = ARRAY_SIZE(patterns);
4965 	unsigned int i;
4966 	int rc = 0;
4967 
4968 	for (i=0 ; i < count ; i++) {
4969 		wr_reg16(info, TIR, patterns[i]);
4970 		wr_reg16(info, BDR, patterns[(i+1)%count]);
4971 		if ((rd_reg16(info, TIR) != patterns[i]) ||
4972 		    (rd_reg16(info, BDR) != patterns[(i+1)%count])) {
4973 			rc = -ENODEV;
4974 			break;
4975 		}
4976 	}
4977 	info->gpio_present = (rd_reg32(info, JCR) & BIT5) ? 1 : 0;
4978 	info->init_error = rc ? 0 : DiagStatus_AddressFailure;
4979 	return rc;
4980 }
4981 
irq_test(struct slgt_info * info)4982 static int irq_test(struct slgt_info *info)
4983 {
4984 	unsigned long timeout;
4985 	unsigned long flags;
4986 	struct tty_struct *oldtty = info->port.tty;
4987 	u32 speed = info->params.data_rate;
4988 
4989 	info->params.data_rate = 921600;
4990 	info->port.tty = NULL;
4991 
4992 	spin_lock_irqsave(&info->lock, flags);
4993 	async_mode(info);
4994 	slgt_irq_on(info, IRQ_TXIDLE);
4995 
4996 	/* enable transmitter */
4997 	wr_reg16(info, TCR,
4998 		(unsigned short)(rd_reg16(info, TCR) | BIT1));
4999 
5000 	/* write one byte and wait for tx idle */
5001 	wr_reg16(info, TDR, 0);
5002 
5003 	/* assume failure */
5004 	info->init_error = DiagStatus_IrqFailure;
5005 	info->irq_occurred = false;
5006 
5007 	spin_unlock_irqrestore(&info->lock, flags);
5008 
5009 	timeout=100;
5010 	while(timeout-- && !info->irq_occurred)
5011 		msleep_interruptible(10);
5012 
5013 	spin_lock_irqsave(&info->lock,flags);
5014 	reset_port(info);
5015 	spin_unlock_irqrestore(&info->lock,flags);
5016 
5017 	info->params.data_rate = speed;
5018 	info->port.tty = oldtty;
5019 
5020 	info->init_error = info->irq_occurred ? 0 : DiagStatus_IrqFailure;
5021 	return info->irq_occurred ? 0 : -ENODEV;
5022 }
5023 
loopback_test_rx(struct slgt_info * info)5024 static int loopback_test_rx(struct slgt_info *info)
5025 {
5026 	unsigned char *src, *dest;
5027 	int count;
5028 
5029 	if (desc_complete(info->rbufs[0])) {
5030 		count = desc_count(info->rbufs[0]);
5031 		src   = info->rbufs[0].buf;
5032 		dest  = info->tmp_rbuf;
5033 
5034 		for( ; count ; count-=2, src+=2) {
5035 			/* src=data byte (src+1)=status byte */
5036 			if (!(*(src+1) & (BIT9 + BIT8))) {
5037 				*dest = *src;
5038 				dest++;
5039 				info->tmp_rbuf_count++;
5040 			}
5041 		}
5042 		DBGDATA(info, info->tmp_rbuf, info->tmp_rbuf_count, "rx");
5043 		return 1;
5044 	}
5045 	return 0;
5046 }
5047 
loopback_test(struct slgt_info * info)5048 static int loopback_test(struct slgt_info *info)
5049 {
5050 #define TESTFRAMESIZE 20
5051 
5052 	unsigned long timeout;
5053 	u16 count = TESTFRAMESIZE;
5054 	unsigned char buf[TESTFRAMESIZE];
5055 	int rc = -ENODEV;
5056 	unsigned long flags;
5057 
5058 	struct tty_struct *oldtty = info->port.tty;
5059 	MGSL_PARAMS params;
5060 
5061 	memcpy(&params, &info->params, sizeof(params));
5062 
5063 	info->params.mode = MGSL_MODE_ASYNC;
5064 	info->params.data_rate = 921600;
5065 	info->params.loopback = 1;
5066 	info->port.tty = NULL;
5067 
5068 	/* build and send transmit frame */
5069 	for (count = 0; count < TESTFRAMESIZE; ++count)
5070 		buf[count] = (unsigned char)count;
5071 
5072 	info->tmp_rbuf_count = 0;
5073 	memset(info->tmp_rbuf, 0, TESTFRAMESIZE);
5074 
5075 	/* program hardware for HDLC and enabled receiver */
5076 	spin_lock_irqsave(&info->lock,flags);
5077 	async_mode(info);
5078 	rx_start(info);
5079 	tx_load(info, buf, count);
5080 	spin_unlock_irqrestore(&info->lock, flags);
5081 
5082 	/* wait for receive complete */
5083 	for (timeout = 100; timeout; --timeout) {
5084 		msleep_interruptible(10);
5085 		if (loopback_test_rx(info)) {
5086 			rc = 0;
5087 			break;
5088 		}
5089 	}
5090 
5091 	/* verify received frame length and contents */
5092 	if (!rc && (info->tmp_rbuf_count != count ||
5093 		  memcmp(buf, info->tmp_rbuf, count))) {
5094 		rc = -ENODEV;
5095 	}
5096 
5097 	spin_lock_irqsave(&info->lock,flags);
5098 	reset_adapter(info);
5099 	spin_unlock_irqrestore(&info->lock,flags);
5100 
5101 	memcpy(&info->params, &params, sizeof(info->params));
5102 	info->port.tty = oldtty;
5103 
5104 	info->init_error = rc ? DiagStatus_DmaFailure : 0;
5105 	return rc;
5106 }
5107 
adapter_test(struct slgt_info * info)5108 static int adapter_test(struct slgt_info *info)
5109 {
5110 	DBGINFO(("testing %s\n", info->device_name));
5111 	if (register_test(info) < 0) {
5112 		printk("register test failure %s addr=%08X\n",
5113 			info->device_name, info->phys_reg_addr);
5114 	} else if (irq_test(info) < 0) {
5115 		printk("IRQ test failure %s IRQ=%d\n",
5116 			info->device_name, info->irq_level);
5117 	} else if (loopback_test(info) < 0) {
5118 		printk("loopback test failure %s\n", info->device_name);
5119 	}
5120 	return info->init_error;
5121 }
5122 
5123 /*
5124  * transmit timeout handler
5125  */
tx_timeout(unsigned long context)5126 static void tx_timeout(unsigned long context)
5127 {
5128 	struct slgt_info *info = (struct slgt_info*)context;
5129 	unsigned long flags;
5130 
5131 	DBGINFO(("%s tx_timeout\n", info->device_name));
5132 	if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
5133 		info->icount.txtimeout++;
5134 	}
5135 	spin_lock_irqsave(&info->lock,flags);
5136 	tx_stop(info);
5137 	spin_unlock_irqrestore(&info->lock,flags);
5138 
5139 #if SYNCLINK_GENERIC_HDLC
5140 	if (info->netcount)
5141 		hdlcdev_tx_done(info);
5142 	else
5143 #endif
5144 		bh_transmit(info);
5145 }
5146 
5147 /*
5148  * receive buffer polling timer
5149  */
rx_timeout(unsigned long context)5150 static void rx_timeout(unsigned long context)
5151 {
5152 	struct slgt_info *info = (struct slgt_info*)context;
5153 	unsigned long flags;
5154 
5155 	DBGINFO(("%s rx_timeout\n", info->device_name));
5156 	spin_lock_irqsave(&info->lock, flags);
5157 	info->pending_bh |= BH_RECEIVE;
5158 	spin_unlock_irqrestore(&info->lock, flags);
5159 	bh_handler(&info->task);
5160 }
5161 
5162