1 /*
2 * arch/arm/plat-omap/include/mach/dma.h
3 *
4 * Copyright (C) 2003 Nokia Corporation
5 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21 #ifndef __ASM_ARCH_DMA_H
22 #define __ASM_ARCH_DMA_H
23
24 #include <linux/platform_device.h>
25
26 /*
27 * TODO: These dma channel defines should go away once all
28 * the omap drivers hwmod adapted.
29 */
30
31 /* Move omap4 specific defines to dma-44xx.h */
32 #include "dma-44xx.h"
33
34 /* DMA channels for omap1 */
35 #define OMAP_DMA_NO_DEVICE 0
36 #define OMAP_DMA_MCSI1_TX 1
37 #define OMAP_DMA_MCSI1_RX 2
38 #define OMAP_DMA_I2C_RX 3
39 #define OMAP_DMA_I2C_TX 4
40 #define OMAP_DMA_EXT_NDMA_REQ 5
41 #define OMAP_DMA_EXT_NDMA_REQ2 6
42 #define OMAP_DMA_UWIRE_TX 7
43 #define OMAP_DMA_MCBSP1_TX 8
44 #define OMAP_DMA_MCBSP1_RX 9
45 #define OMAP_DMA_MCBSP3_TX 10
46 #define OMAP_DMA_MCBSP3_RX 11
47 #define OMAP_DMA_UART1_TX 12
48 #define OMAP_DMA_UART1_RX 13
49 #define OMAP_DMA_UART2_TX 14
50 #define OMAP_DMA_UART2_RX 15
51 #define OMAP_DMA_MCBSP2_TX 16
52 #define OMAP_DMA_MCBSP2_RX 17
53 #define OMAP_DMA_UART3_TX 18
54 #define OMAP_DMA_UART3_RX 19
55 #define OMAP_DMA_CAMERA_IF_RX 20
56 #define OMAP_DMA_MMC_TX 21
57 #define OMAP_DMA_MMC_RX 22
58 #define OMAP_DMA_NAND 23
59 #define OMAP_DMA_IRQ_LCD_LINE 24
60 #define OMAP_DMA_MEMORY_STICK 25
61 #define OMAP_DMA_USB_W2FC_RX0 26
62 #define OMAP_DMA_USB_W2FC_RX1 27
63 #define OMAP_DMA_USB_W2FC_RX2 28
64 #define OMAP_DMA_USB_W2FC_TX0 29
65 #define OMAP_DMA_USB_W2FC_TX1 30
66 #define OMAP_DMA_USB_W2FC_TX2 31
67
68 /* These are only for 1610 */
69 #define OMAP_DMA_CRYPTO_DES_IN 32
70 #define OMAP_DMA_SPI_TX 33
71 #define OMAP_DMA_SPI_RX 34
72 #define OMAP_DMA_CRYPTO_HASH 35
73 #define OMAP_DMA_CCP_ATTN 36
74 #define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
75 #define OMAP_DMA_CMT_APE_TX_CHAN_0 38
76 #define OMAP_DMA_CMT_APE_RV_CHAN_0 39
77 #define OMAP_DMA_CMT_APE_TX_CHAN_1 40
78 #define OMAP_DMA_CMT_APE_RV_CHAN_1 41
79 #define OMAP_DMA_CMT_APE_TX_CHAN_2 42
80 #define OMAP_DMA_CMT_APE_RV_CHAN_2 43
81 #define OMAP_DMA_CMT_APE_TX_CHAN_3 44
82 #define OMAP_DMA_CMT_APE_RV_CHAN_3 45
83 #define OMAP_DMA_CMT_APE_TX_CHAN_4 46
84 #define OMAP_DMA_CMT_APE_RV_CHAN_4 47
85 #define OMAP_DMA_CMT_APE_TX_CHAN_5 48
86 #define OMAP_DMA_CMT_APE_RV_CHAN_5 49
87 #define OMAP_DMA_CMT_APE_TX_CHAN_6 50
88 #define OMAP_DMA_CMT_APE_RV_CHAN_6 51
89 #define OMAP_DMA_CMT_APE_TX_CHAN_7 52
90 #define OMAP_DMA_CMT_APE_RV_CHAN_7 53
91 #define OMAP_DMA_MMC2_TX 54
92 #define OMAP_DMA_MMC2_RX 55
93 #define OMAP_DMA_CRYPTO_DES_OUT 56
94
95 /* DMA channels for 24xx */
96 #define OMAP24XX_DMA_NO_DEVICE 0
97 #define OMAP24XX_DMA_XTI_DMA 1 /* S_DMA_0 */
98 #define OMAP24XX_DMA_EXT_DMAREQ0 2 /* S_DMA_1 */
99 #define OMAP24XX_DMA_EXT_DMAREQ1 3 /* S_DMA_2 */
100 #define OMAP24XX_DMA_GPMC 4 /* S_DMA_3 */
101 #define OMAP24XX_DMA_GFX 5 /* S_DMA_4 */
102 #define OMAP24XX_DMA_DSS 6 /* S_DMA_5 */
103 #define OMAP242X_DMA_VLYNQ_TX 7 /* S_DMA_6 */
104 #define OMAP24XX_DMA_EXT_DMAREQ2 7 /* S_DMA_6 */
105 #define OMAP24XX_DMA_CWT 8 /* S_DMA_7 */
106 #define OMAP24XX_DMA_AES_TX 9 /* S_DMA_8 */
107 #define OMAP24XX_DMA_AES_RX 10 /* S_DMA_9 */
108 #define OMAP24XX_DMA_DES_TX 11 /* S_DMA_10 */
109 #define OMAP24XX_DMA_DES_RX 12 /* S_DMA_11 */
110 #define OMAP24XX_DMA_SHA1MD5_RX 13 /* S_DMA_12 */
111 #define OMAP34XX_DMA_SHA2MD5_RX 13 /* S_DMA_12 */
112 #define OMAP242X_DMA_EXT_DMAREQ2 14 /* S_DMA_13 */
113 #define OMAP242X_DMA_EXT_DMAREQ3 15 /* S_DMA_14 */
114 #define OMAP242X_DMA_EXT_DMAREQ4 16 /* S_DMA_15 */
115 #define OMAP242X_DMA_EAC_AC_RD 17 /* S_DMA_16 */
116 #define OMAP242X_DMA_EAC_AC_WR 18 /* S_DMA_17 */
117 #define OMAP242X_DMA_EAC_MD_UL_RD 19 /* S_DMA_18 */
118 #define OMAP242X_DMA_EAC_MD_UL_WR 20 /* S_DMA_19 */
119 #define OMAP242X_DMA_EAC_MD_DL_RD 21 /* S_DMA_20 */
120 #define OMAP242X_DMA_EAC_MD_DL_WR 22 /* S_DMA_21 */
121 #define OMAP242X_DMA_EAC_BT_UL_RD 23 /* S_DMA_22 */
122 #define OMAP242X_DMA_EAC_BT_UL_WR 24 /* S_DMA_23 */
123 #define OMAP242X_DMA_EAC_BT_DL_RD 25 /* S_DMA_24 */
124 #define OMAP242X_DMA_EAC_BT_DL_WR 26 /* S_DMA_25 */
125 #define OMAP243X_DMA_EXT_DMAREQ3 14 /* S_DMA_13 */
126 #define OMAP24XX_DMA_SPI3_TX0 15 /* S_DMA_14 */
127 #define OMAP24XX_DMA_SPI3_RX0 16 /* S_DMA_15 */
128 #define OMAP24XX_DMA_MCBSP3_TX 17 /* S_DMA_16 */
129 #define OMAP24XX_DMA_MCBSP3_RX 18 /* S_DMA_17 */
130 #define OMAP24XX_DMA_MCBSP4_TX 19 /* S_DMA_18 */
131 #define OMAP24XX_DMA_MCBSP4_RX 20 /* S_DMA_19 */
132 #define OMAP24XX_DMA_MCBSP5_TX 21 /* S_DMA_20 */
133 #define OMAP24XX_DMA_MCBSP5_RX 22 /* S_DMA_21 */
134 #define OMAP24XX_DMA_SPI3_TX1 23 /* S_DMA_22 */
135 #define OMAP24XX_DMA_SPI3_RX1 24 /* S_DMA_23 */
136 #define OMAP243X_DMA_EXT_DMAREQ4 25 /* S_DMA_24 */
137 #define OMAP243X_DMA_EXT_DMAREQ5 26 /* S_DMA_25 */
138 #define OMAP34XX_DMA_I2C3_TX 25 /* S_DMA_24 */
139 #define OMAP34XX_DMA_I2C3_RX 26 /* S_DMA_25 */
140 #define OMAP24XX_DMA_I2C1_TX 27 /* S_DMA_26 */
141 #define OMAP24XX_DMA_I2C1_RX 28 /* S_DMA_27 */
142 #define OMAP24XX_DMA_I2C2_TX 29 /* S_DMA_28 */
143 #define OMAP24XX_DMA_I2C2_RX 30 /* S_DMA_29 */
144 #define OMAP24XX_DMA_MCBSP1_TX 31 /* S_DMA_30 */
145 #define OMAP24XX_DMA_MCBSP1_RX 32 /* S_DMA_31 */
146 #define OMAP24XX_DMA_MCBSP2_TX 33 /* S_DMA_32 */
147 #define OMAP24XX_DMA_MCBSP2_RX 34 /* S_DMA_33 */
148 #define OMAP24XX_DMA_SPI1_TX0 35 /* S_DMA_34 */
149 #define OMAP24XX_DMA_SPI1_RX0 36 /* S_DMA_35 */
150 #define OMAP24XX_DMA_SPI1_TX1 37 /* S_DMA_36 */
151 #define OMAP24XX_DMA_SPI1_RX1 38 /* S_DMA_37 */
152 #define OMAP24XX_DMA_SPI1_TX2 39 /* S_DMA_38 */
153 #define OMAP24XX_DMA_SPI1_RX2 40 /* S_DMA_39 */
154 #define OMAP24XX_DMA_SPI1_TX3 41 /* S_DMA_40 */
155 #define OMAP24XX_DMA_SPI1_RX3 42 /* S_DMA_41 */
156 #define OMAP24XX_DMA_SPI2_TX0 43 /* S_DMA_42 */
157 #define OMAP24XX_DMA_SPI2_RX0 44 /* S_DMA_43 */
158 #define OMAP24XX_DMA_SPI2_TX1 45 /* S_DMA_44 */
159 #define OMAP24XX_DMA_SPI2_RX1 46 /* S_DMA_45 */
160 #define OMAP24XX_DMA_MMC2_TX 47 /* S_DMA_46 */
161 #define OMAP24XX_DMA_MMC2_RX 48 /* S_DMA_47 */
162 #define OMAP24XX_DMA_UART1_TX 49 /* S_DMA_48 */
163 #define OMAP24XX_DMA_UART1_RX 50 /* S_DMA_49 */
164 #define OMAP24XX_DMA_UART2_TX 51 /* S_DMA_50 */
165 #define OMAP24XX_DMA_UART2_RX 52 /* S_DMA_51 */
166 #define OMAP24XX_DMA_UART3_TX 53 /* S_DMA_52 */
167 #define OMAP24XX_DMA_UART3_RX 54 /* S_DMA_53 */
168 #define OMAP24XX_DMA_USB_W2FC_TX0 55 /* S_DMA_54 */
169 #define OMAP24XX_DMA_USB_W2FC_RX0 56 /* S_DMA_55 */
170 #define OMAP24XX_DMA_USB_W2FC_TX1 57 /* S_DMA_56 */
171 #define OMAP24XX_DMA_USB_W2FC_RX1 58 /* S_DMA_57 */
172 #define OMAP24XX_DMA_USB_W2FC_TX2 59 /* S_DMA_58 */
173 #define OMAP24XX_DMA_USB_W2FC_RX2 60 /* S_DMA_59 */
174 #define OMAP24XX_DMA_MMC1_TX 61 /* S_DMA_60 */
175 #define OMAP24XX_DMA_MMC1_RX 62 /* S_DMA_61 */
176 #define OMAP24XX_DMA_MS 63 /* S_DMA_62 */
177 #define OMAP242X_DMA_EXT_DMAREQ5 64 /* S_DMA_63 */
178 #define OMAP243X_DMA_EXT_DMAREQ6 64 /* S_DMA_63 */
179 #define OMAP34XX_DMA_EXT_DMAREQ3 64 /* S_DMA_63 */
180 #define OMAP34XX_DMA_AES2_TX 65 /* S_DMA_64 */
181 #define OMAP34XX_DMA_AES2_RX 66 /* S_DMA_65 */
182 #define OMAP34XX_DMA_DES2_TX 67 /* S_DMA_66 */
183 #define OMAP34XX_DMA_DES2_RX 68 /* S_DMA_67 */
184 #define OMAP34XX_DMA_SHA1MD5_RX 69 /* S_DMA_68 */
185 #define OMAP34XX_DMA_SPI4_TX0 70 /* S_DMA_69 */
186 #define OMAP34XX_DMA_SPI4_RX0 71 /* S_DMA_70 */
187 #define OMAP34XX_DSS_DMA0 72 /* S_DMA_71 */
188 #define OMAP34XX_DSS_DMA1 73 /* S_DMA_72 */
189 #define OMAP34XX_DSS_DMA2 74 /* S_DMA_73 */
190 #define OMAP34XX_DSS_DMA3 75 /* S_DMA_74 */
191 #define OMAP34XX_DMA_MMC3_TX 77 /* S_DMA_76 */
192 #define OMAP34XX_DMA_MMC3_RX 78 /* S_DMA_77 */
193 #define OMAP34XX_DMA_USIM_TX 79 /* S_DMA_78 */
194 #define OMAP34XX_DMA_USIM_RX 80 /* S_DMA_79 */
195
196 #define OMAP36XX_DMA_UART4_TX 81 /* S_DMA_80 */
197 #define OMAP36XX_DMA_UART4_RX 82 /* S_DMA_81 */
198 /*----------------------------------------------------------------------------*/
199
200 #define OMAP1_DMA_TOUT_IRQ (1 << 0)
201 #define OMAP_DMA_DROP_IRQ (1 << 1)
202 #define OMAP_DMA_HALF_IRQ (1 << 2)
203 #define OMAP_DMA_FRAME_IRQ (1 << 3)
204 #define OMAP_DMA_LAST_IRQ (1 << 4)
205 #define OMAP_DMA_BLOCK_IRQ (1 << 5)
206 #define OMAP1_DMA_SYNC_IRQ (1 << 6)
207 #define OMAP2_DMA_PKT_IRQ (1 << 7)
208 #define OMAP2_DMA_TRANS_ERR_IRQ (1 << 8)
209 #define OMAP2_DMA_SECURE_ERR_IRQ (1 << 9)
210 #define OMAP2_DMA_SUPERVISOR_ERR_IRQ (1 << 10)
211 #define OMAP2_DMA_MISALIGNED_ERR_IRQ (1 << 11)
212
213 #define OMAP_DMA_CCR_EN (1 << 7)
214 #define OMAP_DMA_CCR_RD_ACTIVE (1 << 9)
215 #define OMAP_DMA_CCR_WR_ACTIVE (1 << 10)
216 #define OMAP_DMA_CCR_SEL_SRC_DST_SYNC (1 << 24)
217 #define OMAP_DMA_CCR_BUFFERING_DISABLE (1 << 25)
218
219 #define OMAP_DMA_DATA_TYPE_S8 0x00
220 #define OMAP_DMA_DATA_TYPE_S16 0x01
221 #define OMAP_DMA_DATA_TYPE_S32 0x02
222
223 #define OMAP_DMA_SYNC_ELEMENT 0x00
224 #define OMAP_DMA_SYNC_FRAME 0x01
225 #define OMAP_DMA_SYNC_BLOCK 0x02
226 #define OMAP_DMA_SYNC_PACKET 0x03
227
228 #define OMAP_DMA_DST_SYNC_PREFETCH 0x02
229 #define OMAP_DMA_SRC_SYNC 0x01
230 #define OMAP_DMA_DST_SYNC 0x00
231
232 #define OMAP_DMA_PORT_EMIFF 0x00
233 #define OMAP_DMA_PORT_EMIFS 0x01
234 #define OMAP_DMA_PORT_OCP_T1 0x02
235 #define OMAP_DMA_PORT_TIPB 0x03
236 #define OMAP_DMA_PORT_OCP_T2 0x04
237 #define OMAP_DMA_PORT_MPUI 0x05
238
239 #define OMAP_DMA_AMODE_CONSTANT 0x00
240 #define OMAP_DMA_AMODE_POST_INC 0x01
241 #define OMAP_DMA_AMODE_SINGLE_IDX 0x02
242 #define OMAP_DMA_AMODE_DOUBLE_IDX 0x03
243
244 #define DMA_DEFAULT_FIFO_DEPTH 0x10
245 #define DMA_DEFAULT_ARB_RATE 0x01
246 /* Pass THREAD_RESERVE ORed with THREAD_FIFO for tparams */
247 #define DMA_THREAD_RESERVE_NORM (0x00 << 12) /* Def */
248 #define DMA_THREAD_RESERVE_ONET (0x01 << 12)
249 #define DMA_THREAD_RESERVE_TWOT (0x02 << 12)
250 #define DMA_THREAD_RESERVE_THREET (0x03 << 12)
251 #define DMA_THREAD_FIFO_NONE (0x00 << 14) /* Def */
252 #define DMA_THREAD_FIFO_75 (0x01 << 14)
253 #define DMA_THREAD_FIFO_25 (0x02 << 14)
254 #define DMA_THREAD_FIFO_50 (0x03 << 14)
255
256 /* DMA4_OCP_SYSCONFIG bits */
257 #define DMA_SYSCONFIG_MIDLEMODE_MASK (3 << 12)
258 #define DMA_SYSCONFIG_CLOCKACTIVITY_MASK (3 << 8)
259 #define DMA_SYSCONFIG_EMUFREE (1 << 5)
260 #define DMA_SYSCONFIG_SIDLEMODE_MASK (3 << 3)
261 #define DMA_SYSCONFIG_SOFTRESET (1 << 2)
262 #define DMA_SYSCONFIG_AUTOIDLE (1 << 0)
263
264 #define DMA_SYSCONFIG_MIDLEMODE(n) ((n) << 12)
265 #define DMA_SYSCONFIG_SIDLEMODE(n) ((n) << 3)
266
267 #define DMA_IDLEMODE_SMARTIDLE 0x2
268 #define DMA_IDLEMODE_NO_IDLE 0x1
269 #define DMA_IDLEMODE_FORCE_IDLE 0x0
270
271 /* Chaining modes*/
272 #ifndef CONFIG_ARCH_OMAP1
273 #define OMAP_DMA_STATIC_CHAIN 0x1
274 #define OMAP_DMA_DYNAMIC_CHAIN 0x2
275 #define OMAP_DMA_CHAIN_ACTIVE 0x1
276 #define OMAP_DMA_CHAIN_INACTIVE 0x0
277 #endif
278
279 #define DMA_CH_PRIO_HIGH 0x1
280 #define DMA_CH_PRIO_LOW 0x0 /* Def */
281
282 /* Errata handling */
283 #define IS_DMA_ERRATA(id) (errata & (id))
284 #define SET_DMA_ERRATA(id) (errata |= (id))
285
286 #define DMA_ERRATA_IFRAME_BUFFERING BIT(0x0)
287 #define DMA_ERRATA_PARALLEL_CHANNELS BIT(0x1)
288 #define DMA_ERRATA_i378 BIT(0x2)
289 #define DMA_ERRATA_i541 BIT(0x3)
290 #define DMA_ERRATA_i88 BIT(0x4)
291 #define DMA_ERRATA_3_3 BIT(0x5)
292 #define DMA_ROMCODE_BUG BIT(0x6)
293
294 /* Attributes for OMAP DMA Contrller */
295 #define DMA_LINKED_LCH BIT(0x0)
296 #define GLOBAL_PRIORITY BIT(0x1)
297 #define RESERVE_CHANNEL BIT(0x2)
298 #define IS_CSSA_32 BIT(0x3)
299 #define IS_CDSA_32 BIT(0x4)
300 #define IS_RW_PRIORITY BIT(0x5)
301 #define ENABLE_1510_MODE BIT(0x6)
302 #define SRC_PORT BIT(0x7)
303 #define DST_PORT BIT(0x8)
304 #define SRC_INDEX BIT(0x9)
305 #define DST_INDEX BIT(0xA)
306 #define IS_BURST_ONLY4 BIT(0xB)
307 #define CLEAR_CSR_ON_READ BIT(0xC)
308 #define IS_WORD_16 BIT(0xD)
309
310 enum omap_reg_offsets {
311
312 GCR, GSCR, GRST1, HW_ID,
313 PCH2_ID, PCH0_ID, PCH1_ID, PCHG_ID,
314 PCHD_ID, CAPS_0, CAPS_1, CAPS_2,
315 CAPS_3, CAPS_4, PCH2_SR, PCH0_SR,
316 PCH1_SR, PCHD_SR, REVISION, IRQSTATUS_L0,
317 IRQSTATUS_L1, IRQSTATUS_L2, IRQSTATUS_L3, IRQENABLE_L0,
318 IRQENABLE_L1, IRQENABLE_L2, IRQENABLE_L3, SYSSTATUS,
319 OCP_SYSCONFIG,
320
321 /* omap1+ specific */
322 CPC, CCR2, LCH_CTRL,
323
324 /* Common registers for all omap's */
325 CSDP, CCR, CICR, CSR,
326 CEN, CFN, CSFI, CSEI,
327 CSAC, CDAC, CDEI,
328 CDFI, CLNK_CTRL,
329
330 /* Channel specific registers */
331 CSSA, CDSA, COLOR,
332 CCEN, CCFN,
333
334 /* omap3630 and omap4 specific */
335 CDP, CNDP, CCDN,
336
337 };
338
339 enum omap_dma_burst_mode {
340 OMAP_DMA_DATA_BURST_DIS = 0,
341 OMAP_DMA_DATA_BURST_4,
342 OMAP_DMA_DATA_BURST_8,
343 OMAP_DMA_DATA_BURST_16,
344 };
345
346 enum end_type {
347 OMAP_DMA_LITTLE_ENDIAN = 0,
348 OMAP_DMA_BIG_ENDIAN
349 };
350
351 enum omap_dma_color_mode {
352 OMAP_DMA_COLOR_DIS = 0,
353 OMAP_DMA_CONSTANT_FILL,
354 OMAP_DMA_TRANSPARENT_COPY
355 };
356
357 enum omap_dma_write_mode {
358 OMAP_DMA_WRITE_NON_POSTED = 0,
359 OMAP_DMA_WRITE_POSTED,
360 OMAP_DMA_WRITE_LAST_NON_POSTED
361 };
362
363 enum omap_dma_channel_mode {
364 OMAP_DMA_LCH_2D = 0,
365 OMAP_DMA_LCH_G,
366 OMAP_DMA_LCH_P,
367 OMAP_DMA_LCH_PD
368 };
369
370 struct omap_dma_channel_params {
371 int data_type; /* data type 8,16,32 */
372 int elem_count; /* number of elements in a frame */
373 int frame_count; /* number of frames in a element */
374
375 int src_port; /* Only on OMAP1 REVISIT: Is this needed? */
376 int src_amode; /* constant, post increment, indexed,
377 double indexed */
378 unsigned long src_start; /* source address : physical */
379 int src_ei; /* source element index */
380 int src_fi; /* source frame index */
381
382 int dst_port; /* Only on OMAP1 REVISIT: Is this needed? */
383 int dst_amode; /* constant, post increment, indexed,
384 double indexed */
385 unsigned long dst_start; /* source address : physical */
386 int dst_ei; /* source element index */
387 int dst_fi; /* source frame index */
388
389 int trigger; /* trigger attached if the channel is
390 synchronized */
391 int sync_mode; /* sycn on element, frame , block or packet */
392 int src_or_dst_synch; /* source synch(1) or destination synch(0) */
393
394 int ie; /* interrupt enabled */
395
396 unsigned char read_prio;/* read priority */
397 unsigned char write_prio;/* write priority */
398
399 #ifndef CONFIG_ARCH_OMAP1
400 enum omap_dma_burst_mode burst_mode; /* Burst mode 4/8/16 words */
401 #endif
402 };
403
404 struct omap_dma_lch {
405 int next_lch;
406 int dev_id;
407 u16 saved_csr;
408 u16 enabled_irqs;
409 const char *dev_name;
410 void (*callback)(int lch, u16 ch_status, void *data);
411 void *data;
412 long flags;
413 /* required for Dynamic chaining */
414 int prev_linked_ch;
415 int next_linked_ch;
416 int state;
417 int chain_id;
418 int status;
419 };
420
421 struct omap_dma_dev_attr {
422 u32 dev_caps;
423 u16 lch_count;
424 u16 chan_count;
425 struct omap_dma_lch *chan;
426 };
427
428 /* System DMA platform data structure */
429 struct omap_system_dma_plat_info {
430 struct omap_dma_dev_attr *dma_attr;
431 u32 errata;
432 void (*disable_irq_lch)(int lch);
433 void (*show_dma_caps)(void);
434 void (*clear_lch_regs)(int lch);
435 void (*clear_dma)(int lch);
436 void (*dma_write)(u32 val, int reg, int lch);
437 u32 (*dma_read)(int reg, int lch);
438 };
439
440 extern void omap_set_dma_priority(int lch, int dst_port, int priority);
441 extern int omap_request_dma(int dev_id, const char *dev_name,
442 void (*callback)(int lch, u16 ch_status, void *data),
443 void *data, int *dma_ch);
444 extern void omap_enable_dma_irq(int ch, u16 irq_bits);
445 extern void omap_disable_dma_irq(int ch, u16 irq_bits);
446 extern void omap_free_dma(int ch);
447 extern void omap_start_dma(int lch);
448 extern void omap_stop_dma(int lch);
449 extern void omap_set_dma_transfer_params(int lch, int data_type,
450 int elem_count, int frame_count,
451 int sync_mode,
452 int dma_trigger, int src_or_dst_synch);
453 extern void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode,
454 u32 color);
455 extern void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode);
456 extern void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode);
457
458 extern void omap_set_dma_src_params(int lch, int src_port, int src_amode,
459 unsigned long src_start,
460 int src_ei, int src_fi);
461 extern void omap_set_dma_src_index(int lch, int eidx, int fidx);
462 extern void omap_set_dma_src_data_pack(int lch, int enable);
463 extern void omap_set_dma_src_burst_mode(int lch,
464 enum omap_dma_burst_mode burst_mode);
465
466 extern void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
467 unsigned long dest_start,
468 int dst_ei, int dst_fi);
469 extern void omap_set_dma_dest_index(int lch, int eidx, int fidx);
470 extern void omap_set_dma_dest_data_pack(int lch, int enable);
471 extern void omap_set_dma_dest_burst_mode(int lch,
472 enum omap_dma_burst_mode burst_mode);
473
474 extern void omap_set_dma_params(int lch,
475 struct omap_dma_channel_params *params);
476
477 extern void omap_dma_link_lch(int lch_head, int lch_queue);
478 extern void omap_dma_unlink_lch(int lch_head, int lch_queue);
479
480 extern int omap_set_dma_callback(int lch,
481 void (*callback)(int lch, u16 ch_status, void *data),
482 void *data);
483 extern dma_addr_t omap_get_dma_src_pos(int lch);
484 extern dma_addr_t omap_get_dma_dst_pos(int lch);
485 extern void omap_clear_dma(int lch);
486 extern int omap_get_dma_active_status(int lch);
487 extern int omap_dma_running(void);
488 extern void omap_dma_set_global_params(int arb_rate, int max_fifo_depth,
489 int tparams);
490 extern int omap_dma_set_prio_lch(int lch, unsigned char read_prio,
491 unsigned char write_prio);
492 extern void omap_set_dma_dst_endian_type(int lch, enum end_type etype);
493 extern void omap_set_dma_src_endian_type(int lch, enum end_type etype);
494 extern int omap_get_dma_index(int lch, int *ei, int *fi);
495
496 void omap_dma_global_context_save(void);
497 void omap_dma_global_context_restore(void);
498
499 extern void omap_dma_disable_irq(int lch);
500
501 /* Chaining APIs */
502 #ifndef CONFIG_ARCH_OMAP1
503 extern int omap_request_dma_chain(int dev_id, const char *dev_name,
504 void (*callback) (int lch, u16 ch_status,
505 void *data),
506 int *chain_id, int no_of_chans,
507 int chain_mode,
508 struct omap_dma_channel_params params);
509 extern int omap_free_dma_chain(int chain_id);
510 extern int omap_dma_chain_a_transfer(int chain_id, int src_start,
511 int dest_start, int elem_count,
512 int frame_count, void *callbk_data);
513 extern int omap_start_dma_chain_transfers(int chain_id);
514 extern int omap_stop_dma_chain_transfers(int chain_id);
515 extern int omap_get_dma_chain_index(int chain_id, int *ei, int *fi);
516 extern int omap_get_dma_chain_dst_pos(int chain_id);
517 extern int omap_get_dma_chain_src_pos(int chain_id);
518
519 extern int omap_modify_dma_chain_params(int chain_id,
520 struct omap_dma_channel_params params);
521 extern int omap_dma_chain_status(int chain_id);
522 #endif
523
524 #if defined(CONFIG_ARCH_OMAP1) && defined(CONFIG_FB_OMAP)
525 #include <mach/lcd_dma.h>
526 #else
omap_lcd_dma_running(void)527 static inline int omap_lcd_dma_running(void)
528 {
529 return 0;
530 }
531 #endif
532
533 #endif /* __ASM_ARCH_DMA_H */
534