/linux-2.6.39/arch/sh/kernel/cpu/sh4a/ |
D | clock-sh7757.c | 79 #define MSTPCR1 0xffc80034 macro 92 [MSTP114] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 14, 0), 93 [MSTP113] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 13, 0), 94 [MSTP112] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 12, 0), 95 [MSTP111] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 11, 0), 96 [MSTP110] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 10, 0), 97 [MSTP103] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 3, 0), 98 [MSTP102] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 2, 0),
|
D | clock-sh7786.c | 83 #define MSTPCR1 0xffc40034 macro 118 [MSTP112] = SH_CLK_MSTP32(NULL, MSTPCR1, 12, 0), 119 [MSTP110] = SH_CLK_MSTP32(NULL, MSTPCR1, 10, 0), 120 [MSTP109] = SH_CLK_MSTP32(NULL, MSTPCR1, 9, 0), 121 [MSTP108] = SH_CLK_MSTP32(NULL, MSTPCR1, 8, 0), 122 [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0), 123 [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0), 124 [MSTP103] = SH_CLK_MSTP32(NULL, MSTPCR1, 3, 0), 125 [MSTP102] = SH_CLK_MSTP32(NULL, MSTPCR1, 2, 0),
|
D | hwblk-sh7724.c | 30 #define MSTPCR1 0xa4150034 macro 70 [HWBLK_KEYSC] = HWBLK(MSTPCR1, 12, SUB_AREA), 71 [HWBLK_RTC] = HWBLK(MSTPCR1, 11, SUB_AREA), 72 [HWBLK_IIC0] = HWBLK(MSTPCR1, 9, CORE_AREA), 73 [HWBLK_IIC1] = HWBLK(MSTPCR1, 8, CORE_AREA),
|
D | clock-sh7785.c | 84 #define MSTPCR1 0xffc80034 macro 112 [MSTP119] = SH_CLK_MSTP32(NULL, MSTPCR1, 19, 0), 113 [MSTP117] = SH_CLK_MSTP32(NULL, MSTPCR1, 17, 0), 114 [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0), 115 [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0), 116 [MSTP100] = SH_CLK_MSTP32(NULL, MSTPCR1, 0, 0),
|
D | clock-shx3.c | 77 #define MSTPCR1 0xffc00034 macro 98 [MSTP119] = SH_CLK_MSTP32(NULL, MSTPCR1, 19, 0), 99 [MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0), 100 [MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),
|
D | hwblk-sh7722.c | 30 #define MSTPCR1 0xa4150034 macro 64 [HWBLK_IIC] = HWBLK(MSTPCR1, 9, CORE_AREA), 65 [HWBLK_RTC] = HWBLK(MSTPCR1, 8, SUB_AREA),
|
D | hwblk-sh7723.c | 30 #define MSTPCR1 0xa4150034 macro 72 [HWBLK_IIC] = HWBLK(MSTPCR1, 9, CORE_AREA), 73 [HWBLK_RTC] = HWBLK(MSTPCR1, 8, SUB_AREA),
|
D | clock-sh7343.c | 34 #define MSTPCR1 0xa4150034 macro 175 [MSTP109] = MSTP(&div4_clks[DIV4_P], MSTPCR1, 9, 0), 176 [MSTP108] = MSTP(&div4_clks[DIV4_P], MSTPCR1, 8, 0),
|
D | clock-sh7366.c | 34 #define MSTPCR1 0xa4150034 macro 176 [MSTP109] = MSTP(&div4_clks[DIV4_P], MSTPCR1, 9, 0),
|
/linux-2.6.39/arch/sh/include/cpu-sh4/cpu/ |
D | freq.h | 23 #define MSTPCR1 0xa4150034 macro 47 #define MSTPCR1 0xa4150034 macro
|
/linux-2.6.39/arch/sh/boards/mach-sh7763rdp/ |
D | setup.c | 208 __raw_writel(__raw_readl(MSTPCR1) & ~0x8, MSTPCR1); in sh7763rdp_setup()
|
/linux-2.6.39/arch/sh/include/mach-common/mach/ |
D | sh7763rdp.h | 18 #define MSTPCR1 0xFFC80038 macro
|