1 /****************************************************************************
2  * Driver for Solarflare Solarstorm network controllers and boards
3  * Copyright 2005-2006 Fen Systems Ltd.
4  * Copyright 2005-2011 Solarflare Communications Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms of the GNU General Public License version 2 as published
8  * by the Free Software Foundation, incorporated herein by reference.
9  */
10 
11 /* Common definitions for all Efx net driver code */
12 
13 #ifndef EFX_NET_DRIVER_H
14 #define EFX_NET_DRIVER_H
15 
16 #include <linux/netdevice.h>
17 #include <linux/etherdevice.h>
18 #include <linux/ethtool.h>
19 #include <linux/if_vlan.h>
20 #include <linux/timer.h>
21 #include <linux/mdio.h>
22 #include <linux/list.h>
23 #include <linux/pci.h>
24 #include <linux/device.h>
25 #include <linux/highmem.h>
26 #include <linux/workqueue.h>
27 #include <linux/mutex.h>
28 #include <linux/vmalloc.h>
29 #include <linux/i2c.h>
30 
31 #include "enum.h"
32 #include "bitfield.h"
33 
34 /**************************************************************************
35  *
36  * Build definitions
37  *
38  **************************************************************************/
39 
40 #define EFX_DRIVER_VERSION	"3.1"
41 
42 #ifdef DEBUG
43 #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44 #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45 #else
46 #define EFX_BUG_ON_PARANOID(x) do {} while (0)
47 #define EFX_WARN_ON_PARANOID(x) do {} while (0)
48 #endif
49 
50 /**************************************************************************
51  *
52  * Efx data structures
53  *
54  **************************************************************************/
55 
56 #define EFX_MAX_CHANNELS 32U
57 #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
58 #define EFX_EXTRA_CHANNEL_IOV	0
59 #define EFX_MAX_EXTRA_CHANNELS	1U
60 
61 /* Checksum generation is a per-queue option in hardware, so each
62  * queue visible to the networking core is backed by two hardware TX
63  * queues. */
64 #define EFX_MAX_TX_TC		2
65 #define EFX_MAX_CORE_TX_QUEUES	(EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
66 #define EFX_TXQ_TYPE_OFFLOAD	1	/* flag */
67 #define EFX_TXQ_TYPE_HIGHPRI	2	/* flag */
68 #define EFX_TXQ_TYPES		4
69 #define EFX_MAX_TX_QUEUES	(EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
70 
71 struct efx_self_tests;
72 
73 /**
74  * struct efx_special_buffer - An Efx special buffer
75  * @addr: CPU base address of the buffer
76  * @dma_addr: DMA base address of the buffer
77  * @len: Buffer length, in bytes
78  * @index: Buffer index within controller;s buffer table
79  * @entries: Number of buffer table entries
80  *
81  * Special buffers are used for the event queues and the TX and RX
82  * descriptor queues for each channel.  They are *not* used for the
83  * actual transmit and receive buffers.
84  */
85 struct efx_special_buffer {
86 	void *addr;
87 	dma_addr_t dma_addr;
88 	unsigned int len;
89 	unsigned int index;
90 	unsigned int entries;
91 };
92 
93 /**
94  * struct efx_tx_buffer - An Efx TX buffer
95  * @skb: The associated socket buffer.
96  *	Set only on the final fragment of a packet; %NULL for all other
97  *	fragments.  When this fragment completes, then we can free this
98  *	skb.
99  * @tsoh: The associated TSO header structure, or %NULL if this
100  *	buffer is not a TSO header.
101  * @dma_addr: DMA address of the fragment.
102  * @len: Length of this fragment.
103  *	This field is zero when the queue slot is empty.
104  * @continuation: True if this fragment is not the end of a packet.
105  * @unmap_single: True if pci_unmap_single should be used.
106  * @unmap_len: Length of this fragment to unmap
107  */
108 struct efx_tx_buffer {
109 	const struct sk_buff *skb;
110 	struct efx_tso_header *tsoh;
111 	dma_addr_t dma_addr;
112 	unsigned short len;
113 	bool continuation;
114 	bool unmap_single;
115 	unsigned short unmap_len;
116 };
117 
118 /**
119  * struct efx_tx_queue - An Efx TX queue
120  *
121  * This is a ring buffer of TX fragments.
122  * Since the TX completion path always executes on the same
123  * CPU and the xmit path can operate on different CPUs,
124  * performance is increased by ensuring that the completion
125  * path and the xmit path operate on different cache lines.
126  * This is particularly important if the xmit path is always
127  * executing on one CPU which is different from the completion
128  * path.  There is also a cache line for members which are
129  * read but not written on the fast path.
130  *
131  * @efx: The associated Efx NIC
132  * @queue: DMA queue number
133  * @channel: The associated channel
134  * @core_txq: The networking core TX queue structure
135  * @buffer: The software buffer ring
136  * @txd: The hardware descriptor ring
137  * @ptr_mask: The size of the ring minus 1.
138  * @initialised: Has hardware queue been initialised?
139  * @read_count: Current read pointer.
140  *	This is the number of buffers that have been removed from both rings.
141  * @old_write_count: The value of @write_count when last checked.
142  *	This is here for performance reasons.  The xmit path will
143  *	only get the up-to-date value of @write_count if this
144  *	variable indicates that the queue is empty.  This is to
145  *	avoid cache-line ping-pong between the xmit path and the
146  *	completion path.
147  * @insert_count: Current insert pointer
148  *	This is the number of buffers that have been added to the
149  *	software ring.
150  * @write_count: Current write pointer
151  *	This is the number of buffers that have been added to the
152  *	hardware ring.
153  * @old_read_count: The value of read_count when last checked.
154  *	This is here for performance reasons.  The xmit path will
155  *	only get the up-to-date value of read_count if this
156  *	variable indicates that the queue is full.  This is to
157  *	avoid cache-line ping-pong between the xmit path and the
158  *	completion path.
159  * @tso_headers_free: A list of TSO headers allocated for this TX queue
160  *	that are not in use, and so available for new TSO sends. The list
161  *	is protected by the TX queue lock.
162  * @tso_bursts: Number of times TSO xmit invoked by kernel
163  * @tso_long_headers: Number of packets with headers too long for standard
164  *	blocks
165  * @tso_packets: Number of packets via the TSO xmit path
166  * @pushes: Number of times the TX push feature has been used
167  * @empty_read_count: If the completion path has seen the queue as empty
168  *	and the transmission path has not yet checked this, the value of
169  *	@read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
170  */
171 struct efx_tx_queue {
172 	/* Members which don't change on the fast path */
173 	struct efx_nic *efx ____cacheline_aligned_in_smp;
174 	unsigned queue;
175 	struct efx_channel *channel;
176 	struct netdev_queue *core_txq;
177 	struct efx_tx_buffer *buffer;
178 	struct efx_special_buffer txd;
179 	unsigned int ptr_mask;
180 	bool initialised;
181 
182 	/* Members used mainly on the completion path */
183 	unsigned int read_count ____cacheline_aligned_in_smp;
184 	unsigned int old_write_count;
185 
186 	/* Members used only on the xmit path */
187 	unsigned int insert_count ____cacheline_aligned_in_smp;
188 	unsigned int write_count;
189 	unsigned int old_read_count;
190 	struct efx_tso_header *tso_headers_free;
191 	unsigned int tso_bursts;
192 	unsigned int tso_long_headers;
193 	unsigned int tso_packets;
194 	unsigned int pushes;
195 
196 	/* Members shared between paths and sometimes updated */
197 	unsigned int empty_read_count ____cacheline_aligned_in_smp;
198 #define EFX_EMPTY_COUNT_VALID 0x80000000
199 	atomic_t flush_outstanding;
200 };
201 
202 /**
203  * struct efx_rx_buffer - An Efx RX data buffer
204  * @dma_addr: DMA base address of the buffer
205  * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
206  *	Will be %NULL if the buffer slot is currently free.
207  * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
208  *	Will be %NULL if the buffer slot is currently free.
209  * @page_offset: Offset within page. Valid iff @flags & %EFX_RX_BUF_PAGE.
210  * @len: Buffer length, in bytes.
211  * @flags: Flags for buffer and packet state.
212  */
213 struct efx_rx_buffer {
214 	dma_addr_t dma_addr;
215 	union {
216 		struct sk_buff *skb;
217 		struct page *page;
218 	} u;
219 	u16 page_offset;
220 	u16 len;
221 	u16 flags;
222 };
223 #define EFX_RX_BUF_PAGE		0x0001
224 #define EFX_RX_PKT_CSUMMED	0x0002
225 #define EFX_RX_PKT_DISCARD	0x0004
226 
227 /**
228  * struct efx_rx_page_state - Page-based rx buffer state
229  *
230  * Inserted at the start of every page allocated for receive buffers.
231  * Used to facilitate sharing dma mappings between recycled rx buffers
232  * and those passed up to the kernel.
233  *
234  * @refcnt: Number of struct efx_rx_buffer's referencing this page.
235  *	When refcnt falls to zero, the page is unmapped for dma
236  * @dma_addr: The dma address of this page.
237  */
238 struct efx_rx_page_state {
239 	unsigned refcnt;
240 	dma_addr_t dma_addr;
241 
242 	unsigned int __pad[0] ____cacheline_aligned;
243 };
244 
245 /**
246  * struct efx_rx_queue - An Efx RX queue
247  * @efx: The associated Efx NIC
248  * @buffer: The software buffer ring
249  * @rxd: The hardware descriptor ring
250  * @ptr_mask: The size of the ring minus 1.
251  * @enabled: Receive queue enabled indicator.
252  * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
253  *	@rxq_flush_pending.
254  * @added_count: Number of buffers added to the receive queue.
255  * @notified_count: Number of buffers given to NIC (<= @added_count).
256  * @removed_count: Number of buffers removed from the receive queue.
257  * @max_fill: RX descriptor maximum fill level (<= ring size)
258  * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
259  *	(<= @max_fill)
260  * @fast_fill_limit: The level to which a fast fill will fill
261  *	(@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
262  * @min_fill: RX descriptor minimum non-zero fill level.
263  *	This records the minimum fill level observed when a ring
264  *	refill was triggered.
265  * @alloc_page_count: RX allocation strategy counter.
266  * @alloc_skb_count: RX allocation strategy counter.
267  * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
268  */
269 struct efx_rx_queue {
270 	struct efx_nic *efx;
271 	struct efx_rx_buffer *buffer;
272 	struct efx_special_buffer rxd;
273 	unsigned int ptr_mask;
274 	bool enabled;
275 	bool flush_pending;
276 
277 	int added_count;
278 	int notified_count;
279 	int removed_count;
280 	unsigned int max_fill;
281 	unsigned int fast_fill_trigger;
282 	unsigned int fast_fill_limit;
283 	unsigned int min_fill;
284 	unsigned int min_overfill;
285 	unsigned int alloc_page_count;
286 	unsigned int alloc_skb_count;
287 	struct timer_list slow_fill;
288 	unsigned int slow_fill_count;
289 };
290 
291 /**
292  * struct efx_buffer - An Efx general-purpose buffer
293  * @addr: host base address of the buffer
294  * @dma_addr: DMA base address of the buffer
295  * @len: Buffer length, in bytes
296  *
297  * The NIC uses these buffers for its interrupt status registers and
298  * MAC stats dumps.
299  */
300 struct efx_buffer {
301 	void *addr;
302 	dma_addr_t dma_addr;
303 	unsigned int len;
304 };
305 
306 
307 enum efx_rx_alloc_method {
308 	RX_ALLOC_METHOD_AUTO = 0,
309 	RX_ALLOC_METHOD_SKB = 1,
310 	RX_ALLOC_METHOD_PAGE = 2,
311 };
312 
313 /**
314  * struct efx_channel - An Efx channel
315  *
316  * A channel comprises an event queue, at least one TX queue, at least
317  * one RX queue, and an associated tasklet for processing the event
318  * queue.
319  *
320  * @efx: Associated Efx NIC
321  * @channel: Channel instance number
322  * @type: Channel type definition
323  * @enabled: Channel enabled indicator
324  * @irq: IRQ number (MSI and MSI-X only)
325  * @irq_moderation: IRQ moderation value (in hardware ticks)
326  * @napi_dev: Net device used with NAPI
327  * @napi_str: NAPI control structure
328  * @work_pending: Is work pending via NAPI?
329  * @eventq: Event queue buffer
330  * @eventq_mask: Event queue pointer mask
331  * @eventq_read_ptr: Event queue read pointer
332  * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
333  * @irq_count: Number of IRQs since last adaptive moderation decision
334  * @irq_mod_score: IRQ moderation score
335  * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
336  *	and diagnostic counters
337  * @rx_alloc_push_pages: RX allocation method currently in use for pushing
338  *	descriptors
339  * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
340  * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
341  * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
342  * @n_rx_mcast_mismatch: Count of unmatched multicast frames
343  * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
344  * @n_rx_overlength: Count of RX_OVERLENGTH errors
345  * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
346  * @rx_queue: RX queue for this channel
347  * @tx_queue: TX queues for this channel
348  */
349 struct efx_channel {
350 	struct efx_nic *efx;
351 	int channel;
352 	const struct efx_channel_type *type;
353 	bool enabled;
354 	int irq;
355 	unsigned int irq_moderation;
356 	struct net_device *napi_dev;
357 	struct napi_struct napi_str;
358 	bool work_pending;
359 	struct efx_special_buffer eventq;
360 	unsigned int eventq_mask;
361 	unsigned int eventq_read_ptr;
362 	int event_test_cpu;
363 
364 	unsigned int irq_count;
365 	unsigned int irq_mod_score;
366 #ifdef CONFIG_RFS_ACCEL
367 	unsigned int rfs_filters_added;
368 #endif
369 
370 	int rx_alloc_level;
371 	int rx_alloc_push_pages;
372 
373 	unsigned n_rx_tobe_disc;
374 	unsigned n_rx_ip_hdr_chksum_err;
375 	unsigned n_rx_tcp_udp_chksum_err;
376 	unsigned n_rx_mcast_mismatch;
377 	unsigned n_rx_frm_trunc;
378 	unsigned n_rx_overlength;
379 	unsigned n_skbuff_leaks;
380 
381 	/* Used to pipeline received packets in order to optimise memory
382 	 * access with prefetches.
383 	 */
384 	struct efx_rx_buffer *rx_pkt;
385 
386 	struct efx_rx_queue rx_queue;
387 	struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
388 };
389 
390 /**
391  * struct efx_channel_type - distinguishes traffic and extra channels
392  * @handle_no_channel: Handle failure to allocate an extra channel
393  * @pre_probe: Set up extra state prior to initialisation
394  * @post_remove: Tear down extra state after finalisation, if allocated.
395  *	May be called on channels that have not been probed.
396  * @get_name: Generate the channel's name (used for its IRQ handler)
397  * @copy: Copy the channel state prior to reallocation.  May be %NULL if
398  *	reallocation is not supported.
399  * @keep_eventq: Flag for whether event queue should be kept initialised
400  *	while the device is stopped
401  */
402 struct efx_channel_type {
403 	void (*handle_no_channel)(struct efx_nic *);
404 	int (*pre_probe)(struct efx_channel *);
405 	void (*get_name)(struct efx_channel *, char *buf, size_t len);
406 	struct efx_channel *(*copy)(const struct efx_channel *);
407 	bool keep_eventq;
408 };
409 
410 enum efx_led_mode {
411 	EFX_LED_OFF	= 0,
412 	EFX_LED_ON	= 1,
413 	EFX_LED_DEFAULT	= 2
414 };
415 
416 #define STRING_TABLE_LOOKUP(val, member) \
417 	((val) < member ## _max) ? member ## _names[val] : "(invalid)"
418 
419 extern const char *const efx_loopback_mode_names[];
420 extern const unsigned int efx_loopback_mode_max;
421 #define LOOPBACK_MODE(efx) \
422 	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
423 
424 extern const char *const efx_reset_type_names[];
425 extern const unsigned int efx_reset_type_max;
426 #define RESET_TYPE(type) \
427 	STRING_TABLE_LOOKUP(type, efx_reset_type)
428 
429 enum efx_int_mode {
430 	/* Be careful if altering to correct macro below */
431 	EFX_INT_MODE_MSIX = 0,
432 	EFX_INT_MODE_MSI = 1,
433 	EFX_INT_MODE_LEGACY = 2,
434 	EFX_INT_MODE_MAX	/* Insert any new items before this */
435 };
436 #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
437 
438 enum nic_state {
439 	STATE_INIT = 0,
440 	STATE_RUNNING = 1,
441 	STATE_FINI = 2,
442 	STATE_DISABLED = 3,
443 	STATE_MAX,
444 };
445 
446 /*
447  * Alignment of page-allocated RX buffers
448  *
449  * Controls the number of bytes inserted at the start of an RX buffer.
450  * This is the equivalent of NET_IP_ALIGN [which controls the alignment
451  * of the skb->head for hardware DMA].
452  */
453 #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
454 #define EFX_PAGE_IP_ALIGN 0
455 #else
456 #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
457 #endif
458 
459 /*
460  * Alignment of the skb->head which wraps a page-allocated RX buffer
461  *
462  * The skb allocated to wrap an rx_buffer can have this alignment. Since
463  * the data is memcpy'd from the rx_buf, it does not need to be equal to
464  * EFX_PAGE_IP_ALIGN.
465  */
466 #define EFX_PAGE_SKB_ALIGN 2
467 
468 /* Forward declaration */
469 struct efx_nic;
470 
471 /* Pseudo bit-mask flow control field */
472 #define EFX_FC_RX	FLOW_CTRL_RX
473 #define EFX_FC_TX	FLOW_CTRL_TX
474 #define EFX_FC_AUTO	4
475 
476 /**
477  * struct efx_link_state - Current state of the link
478  * @up: Link is up
479  * @fd: Link is full-duplex
480  * @fc: Actual flow control flags
481  * @speed: Link speed (Mbps)
482  */
483 struct efx_link_state {
484 	bool up;
485 	bool fd;
486 	u8 fc;
487 	unsigned int speed;
488 };
489 
efx_link_state_equal(const struct efx_link_state * left,const struct efx_link_state * right)490 static inline bool efx_link_state_equal(const struct efx_link_state *left,
491 					const struct efx_link_state *right)
492 {
493 	return left->up == right->up && left->fd == right->fd &&
494 		left->fc == right->fc && left->speed == right->speed;
495 }
496 
497 /**
498  * struct efx_phy_operations - Efx PHY operations table
499  * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
500  *	efx->loopback_modes.
501  * @init: Initialise PHY
502  * @fini: Shut down PHY
503  * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
504  * @poll: Update @link_state and report whether it changed.
505  *	Serialised by the mac_lock.
506  * @get_settings: Get ethtool settings. Serialised by the mac_lock.
507  * @set_settings: Set ethtool settings. Serialised by the mac_lock.
508  * @set_npage_adv: Set abilities advertised in (Extended) Next Page
509  *	(only needed where AN bit is set in mmds)
510  * @test_alive: Test that PHY is 'alive' (online)
511  * @test_name: Get the name of a PHY-specific test/result
512  * @run_tests: Run tests and record results as appropriate (offline).
513  *	Flags are the ethtool tests flags.
514  */
515 struct efx_phy_operations {
516 	int (*probe) (struct efx_nic *efx);
517 	int (*init) (struct efx_nic *efx);
518 	void (*fini) (struct efx_nic *efx);
519 	void (*remove) (struct efx_nic *efx);
520 	int (*reconfigure) (struct efx_nic *efx);
521 	bool (*poll) (struct efx_nic *efx);
522 	void (*get_settings) (struct efx_nic *efx,
523 			      struct ethtool_cmd *ecmd);
524 	int (*set_settings) (struct efx_nic *efx,
525 			     struct ethtool_cmd *ecmd);
526 	void (*set_npage_adv) (struct efx_nic *efx, u32);
527 	int (*test_alive) (struct efx_nic *efx);
528 	const char *(*test_name) (struct efx_nic *efx, unsigned int index);
529 	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
530 };
531 
532 /**
533  * @enum efx_phy_mode - PHY operating mode flags
534  * @PHY_MODE_NORMAL: on and should pass traffic
535  * @PHY_MODE_TX_DISABLED: on with TX disabled
536  * @PHY_MODE_LOW_POWER: set to low power through MDIO
537  * @PHY_MODE_OFF: switched off through external control
538  * @PHY_MODE_SPECIAL: on but will not pass traffic
539  */
540 enum efx_phy_mode {
541 	PHY_MODE_NORMAL		= 0,
542 	PHY_MODE_TX_DISABLED	= 1,
543 	PHY_MODE_LOW_POWER	= 2,
544 	PHY_MODE_OFF		= 4,
545 	PHY_MODE_SPECIAL	= 8,
546 };
547 
efx_phy_mode_disabled(enum efx_phy_mode mode)548 static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
549 {
550 	return !!(mode & ~PHY_MODE_TX_DISABLED);
551 }
552 
553 /*
554  * Efx extended statistics
555  *
556  * Not all statistics are provided by all supported MACs.  The purpose
557  * is this structure is to contain the raw statistics provided by each
558  * MAC.
559  */
560 struct efx_mac_stats {
561 	u64 tx_bytes;
562 	u64 tx_good_bytes;
563 	u64 tx_bad_bytes;
564 	u64 tx_packets;
565 	u64 tx_bad;
566 	u64 tx_pause;
567 	u64 tx_control;
568 	u64 tx_unicast;
569 	u64 tx_multicast;
570 	u64 tx_broadcast;
571 	u64 tx_lt64;
572 	u64 tx_64;
573 	u64 tx_65_to_127;
574 	u64 tx_128_to_255;
575 	u64 tx_256_to_511;
576 	u64 tx_512_to_1023;
577 	u64 tx_1024_to_15xx;
578 	u64 tx_15xx_to_jumbo;
579 	u64 tx_gtjumbo;
580 	u64 tx_collision;
581 	u64 tx_single_collision;
582 	u64 tx_multiple_collision;
583 	u64 tx_excessive_collision;
584 	u64 tx_deferred;
585 	u64 tx_late_collision;
586 	u64 tx_excessive_deferred;
587 	u64 tx_non_tcpudp;
588 	u64 tx_mac_src_error;
589 	u64 tx_ip_src_error;
590 	u64 rx_bytes;
591 	u64 rx_good_bytes;
592 	u64 rx_bad_bytes;
593 	u64 rx_packets;
594 	u64 rx_good;
595 	u64 rx_bad;
596 	u64 rx_pause;
597 	u64 rx_control;
598 	u64 rx_unicast;
599 	u64 rx_multicast;
600 	u64 rx_broadcast;
601 	u64 rx_lt64;
602 	u64 rx_64;
603 	u64 rx_65_to_127;
604 	u64 rx_128_to_255;
605 	u64 rx_256_to_511;
606 	u64 rx_512_to_1023;
607 	u64 rx_1024_to_15xx;
608 	u64 rx_15xx_to_jumbo;
609 	u64 rx_gtjumbo;
610 	u64 rx_bad_lt64;
611 	u64 rx_bad_64_to_15xx;
612 	u64 rx_bad_15xx_to_jumbo;
613 	u64 rx_bad_gtjumbo;
614 	u64 rx_overflow;
615 	u64 rx_missed;
616 	u64 rx_false_carrier;
617 	u64 rx_symbol_error;
618 	u64 rx_align_error;
619 	u64 rx_length_error;
620 	u64 rx_internal_error;
621 	u64 rx_good_lt64;
622 };
623 
624 /* Number of bits used in a multicast filter hash address */
625 #define EFX_MCAST_HASH_BITS 8
626 
627 /* Number of (single-bit) entries in a multicast filter hash */
628 #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
629 
630 /* An Efx multicast filter hash */
631 union efx_multicast_hash {
632 	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
633 	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
634 };
635 
636 struct efx_filter_state;
637 struct efx_vf;
638 struct vfdi_status;
639 
640 /**
641  * struct efx_nic - an Efx NIC
642  * @name: Device name (net device name or bus id before net device registered)
643  * @pci_dev: The PCI device
644  * @type: Controller type attributes
645  * @legacy_irq: IRQ number
646  * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
647  * @workqueue: Workqueue for port reconfigures and the HW monitor.
648  *	Work items do not hold and must not acquire RTNL.
649  * @workqueue_name: Name of workqueue
650  * @reset_work: Scheduled reset workitem
651  * @membase_phys: Memory BAR value as physical address
652  * @membase: Memory BAR value
653  * @interrupt_mode: Interrupt mode
654  * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
655  * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
656  * @irq_rx_moderation: IRQ moderation time for RX event queues
657  * @msg_enable: Log message enable flags
658  * @state: Device state flag. Serialised by the rtnl_lock.
659  * @reset_pending: Bitmask for pending resets
660  * @tx_queue: TX DMA queues
661  * @rx_queue: RX DMA queues
662  * @channel: Channels
663  * @channel_name: Names for channels and their IRQs
664  * @extra_channel_types: Types of extra (non-traffic) channels that
665  *	should be allocated for this NIC
666  * @rxq_entries: Size of receive queues requested by user.
667  * @txq_entries: Size of transmit queues requested by user.
668  * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
669  * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
670  * @sram_lim_qw: Qword address limit of SRAM
671  * @next_buffer_table: First available buffer table id
672  * @n_channels: Number of channels in use
673  * @n_rx_channels: Number of channels used for RX (= number of RX queues)
674  * @n_tx_channels: Number of channels used for TX
675  * @rx_buffer_len: RX buffer length
676  * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
677  * @rx_hash_key: Toeplitz hash key for RSS
678  * @rx_indir_table: Indirection table for RSS
679  * @int_error_count: Number of internal errors seen recently
680  * @int_error_expire: Time at which error count will be expired
681  * @irq_status: Interrupt status buffer
682  * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
683  * @irq_level: IRQ level/index for IRQs not triggered by an event queue
684  * @selftest_work: Work item for asynchronous self-test
685  * @mtd_list: List of MTDs attached to the NIC
686  * @nic_data: Hardware dependent state
687  * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
688  *	efx_monitor() and efx_reconfigure_port()
689  * @port_enabled: Port enabled indicator.
690  *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
691  *	efx_mac_work() with kernel interfaces. Safe to read under any
692  *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
693  *	be held to modify it.
694  * @port_initialized: Port initialized?
695  * @net_dev: Operating system network device. Consider holding the rtnl lock
696  * @stats_buffer: DMA buffer for statistics
697  * @phy_type: PHY type
698  * @phy_op: PHY interface
699  * @phy_data: PHY private data (including PHY-specific stats)
700  * @mdio: PHY MDIO interface
701  * @mdio_bus: PHY MDIO bus ID (only used by Siena)
702  * @phy_mode: PHY operating mode. Serialised by @mac_lock.
703  * @link_advertising: Autonegotiation advertising flags
704  * @link_state: Current state of the link
705  * @n_link_state_changes: Number of times the link has changed state
706  * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
707  * @multicast_hash: Multicast hash table
708  * @wanted_fc: Wanted flow control flags
709  * @fc_disable: When non-zero flow control is disabled. Typically used to
710  *	ensure that network back pressure doesn't delay dma queue flushes.
711  *	Serialised by the rtnl lock.
712  * @mac_work: Work item for changing MAC promiscuity and multicast hash
713  * @loopback_mode: Loopback status
714  * @loopback_modes: Supported loopback mode bitmask
715  * @loopback_selftest: Offline self-test private state
716  * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
717  * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
718  *	Decremented when the efx_flush_rx_queue() is called.
719  * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
720  *	completed (either success or failure). Not used when MCDI is used to
721  *	flush receive queues.
722  * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
723  * @vf: Array of &struct efx_vf objects.
724  * @vf_count: Number of VFs intended to be enabled.
725  * @vf_init_count: Number of VFs that have been fully initialised.
726  * @vi_scale: log2 number of vnics per VF.
727  * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
728  * @vfdi_status: Common VFDI status page to be dmad to VF address space.
729  * @local_addr_list: List of local addresses. Protected by %local_lock.
730  * @local_page_list: List of DMA addressable pages used to broadcast
731  *	%local_addr_list. Protected by %local_lock.
732  * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
733  * @peer_work: Work item to broadcast peer addresses to VMs.
734  * @monitor_work: Hardware monitor workitem
735  * @biu_lock: BIU (bus interface unit) lock
736  * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
737  *	field is used by efx_test_interrupts() to verify that an
738  *	interrupt has occurred.
739  * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
740  * @mac_stats: MAC statistics. These include all statistics the MACs
741  *	can provide.  Generic code converts these into a standard
742  *	&struct net_device_stats.
743  * @stats_lock: Statistics update lock. Serialises statistics fetches
744  *	and access to @mac_stats.
745  *
746  * This is stored in the private area of the &struct net_device.
747  */
748 struct efx_nic {
749 	/* The following fields should be written very rarely */
750 
751 	char name[IFNAMSIZ];
752 	struct pci_dev *pci_dev;
753 	const struct efx_nic_type *type;
754 	int legacy_irq;
755 	bool legacy_irq_enabled;
756 	struct workqueue_struct *workqueue;
757 	char workqueue_name[16];
758 	struct work_struct reset_work;
759 	resource_size_t membase_phys;
760 	void __iomem *membase;
761 
762 	enum efx_int_mode interrupt_mode;
763 	unsigned int timer_quantum_ns;
764 	bool irq_rx_adaptive;
765 	unsigned int irq_rx_moderation;
766 	u32 msg_enable;
767 
768 	enum nic_state state;
769 	unsigned long reset_pending;
770 
771 	struct efx_channel *channel[EFX_MAX_CHANNELS];
772 	char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
773 	const struct efx_channel_type *
774 	extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
775 
776 	unsigned rxq_entries;
777 	unsigned txq_entries;
778 	unsigned tx_dc_base;
779 	unsigned rx_dc_base;
780 	unsigned sram_lim_qw;
781 	unsigned next_buffer_table;
782 	unsigned n_channels;
783 	unsigned n_rx_channels;
784 	unsigned rss_spread;
785 	unsigned tx_channel_offset;
786 	unsigned n_tx_channels;
787 	unsigned int rx_buffer_len;
788 	unsigned int rx_buffer_order;
789 	u8 rx_hash_key[40];
790 	u32 rx_indir_table[128];
791 
792 	unsigned int_error_count;
793 	unsigned long int_error_expire;
794 
795 	struct efx_buffer irq_status;
796 	unsigned irq_zero_count;
797 	unsigned irq_level;
798 	struct delayed_work selftest_work;
799 
800 #ifdef CONFIG_SFC_MTD
801 	struct list_head mtd_list;
802 #endif
803 
804 	void *nic_data;
805 
806 	struct mutex mac_lock;
807 	struct work_struct mac_work;
808 	bool port_enabled;
809 
810 	bool port_initialized;
811 	struct net_device *net_dev;
812 
813 	struct efx_buffer stats_buffer;
814 
815 	unsigned int phy_type;
816 	const struct efx_phy_operations *phy_op;
817 	void *phy_data;
818 	struct mdio_if_info mdio;
819 	unsigned int mdio_bus;
820 	enum efx_phy_mode phy_mode;
821 
822 	u32 link_advertising;
823 	struct efx_link_state link_state;
824 	unsigned int n_link_state_changes;
825 
826 	bool promiscuous;
827 	union efx_multicast_hash multicast_hash;
828 	u8 wanted_fc;
829 	unsigned fc_disable;
830 
831 	atomic_t rx_reset;
832 	enum efx_loopback_mode loopback_mode;
833 	u64 loopback_modes;
834 
835 	void *loopback_selftest;
836 
837 	struct efx_filter_state *filter_state;
838 
839 	atomic_t drain_pending;
840 	atomic_t rxq_flush_pending;
841 	atomic_t rxq_flush_outstanding;
842 	wait_queue_head_t flush_wq;
843 
844 #ifdef CONFIG_SFC_SRIOV
845 	struct efx_channel *vfdi_channel;
846 	struct efx_vf *vf;
847 	unsigned vf_count;
848 	unsigned vf_init_count;
849 	unsigned vi_scale;
850 	unsigned vf_buftbl_base;
851 	struct efx_buffer vfdi_status;
852 	struct list_head local_addr_list;
853 	struct list_head local_page_list;
854 	struct mutex local_lock;
855 	struct work_struct peer_work;
856 #endif
857 
858 	/* The following fields may be written more often */
859 
860 	struct delayed_work monitor_work ____cacheline_aligned_in_smp;
861 	spinlock_t biu_lock;
862 	int last_irq_cpu;
863 	unsigned n_rx_nodesc_drop_cnt;
864 	struct efx_mac_stats mac_stats;
865 	spinlock_t stats_lock;
866 };
867 
efx_dev_registered(struct efx_nic * efx)868 static inline int efx_dev_registered(struct efx_nic *efx)
869 {
870 	return efx->net_dev->reg_state == NETREG_REGISTERED;
871 }
872 
efx_port_num(struct efx_nic * efx)873 static inline unsigned int efx_port_num(struct efx_nic *efx)
874 {
875 	return efx->net_dev->dev_id;
876 }
877 
878 /**
879  * struct efx_nic_type - Efx device type definition
880  * @probe: Probe the controller
881  * @remove: Free resources allocated by probe()
882  * @init: Initialise the controller
883  * @dimension_resources: Dimension controller resources (buffer table,
884  *	and VIs once the available interrupt resources are clear)
885  * @fini: Shut down the controller
886  * @monitor: Periodic function for polling link state and hardware monitor
887  * @map_reset_reason: Map ethtool reset reason to a reset method
888  * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
889  * @reset: Reset the controller hardware and possibly the PHY.  This will
890  *	be called while the controller is uninitialised.
891  * @probe_port: Probe the MAC and PHY
892  * @remove_port: Free resources allocated by probe_port()
893  * @handle_global_event: Handle a "global" event (may be %NULL)
894  * @prepare_flush: Prepare the hardware for flushing the DMA queues
895  * @finish_flush: Clean up after flushing the DMA queues
896  * @update_stats: Update statistics not provided by event handling
897  * @start_stats: Start the regular fetching of statistics
898  * @stop_stats: Stop the regular fetching of statistics
899  * @set_id_led: Set state of identifying LED or revert to automatic function
900  * @push_irq_moderation: Apply interrupt moderation value
901  * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
902  * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
903  *	to the hardware.  Serialised by the mac_lock.
904  * @check_mac_fault: Check MAC fault state. True if fault present.
905  * @get_wol: Get WoL configuration from driver state
906  * @set_wol: Push WoL configuration to the NIC
907  * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
908  * @test_chip: Test registers.  Should use efx_nic_test_registers(), and is
909  *	expected to reset the NIC.
910  * @test_nvram: Test validity of NVRAM contents
911  * @revision: Hardware architecture revision
912  * @mem_map_size: Memory BAR mapped size
913  * @txd_ptr_tbl_base: TX descriptor ring base address
914  * @rxd_ptr_tbl_base: RX descriptor ring base address
915  * @buf_tbl_base: Buffer table base address
916  * @evq_ptr_tbl_base: Event queue pointer table base address
917  * @evq_rptr_tbl_base: Event queue read-pointer table base address
918  * @max_dma_mask: Maximum possible DMA mask
919  * @rx_buffer_hash_size: Size of hash at start of RX buffer
920  * @rx_buffer_padding: Size of padding at end of RX buffer
921  * @max_interrupt_mode: Highest capability interrupt mode supported
922  *	from &enum efx_init_mode.
923  * @phys_addr_channels: Number of channels with physically addressed
924  *	descriptors
925  * @timer_period_max: Maximum period of interrupt timer (in ticks)
926  * @offload_features: net_device feature flags for protocol offload
927  *	features implemented in hardware
928  */
929 struct efx_nic_type {
930 	int (*probe)(struct efx_nic *efx);
931 	void (*remove)(struct efx_nic *efx);
932 	int (*init)(struct efx_nic *efx);
933 	void (*dimension_resources)(struct efx_nic *efx);
934 	void (*fini)(struct efx_nic *efx);
935 	void (*monitor)(struct efx_nic *efx);
936 	enum reset_type (*map_reset_reason)(enum reset_type reason);
937 	int (*map_reset_flags)(u32 *flags);
938 	int (*reset)(struct efx_nic *efx, enum reset_type method);
939 	int (*probe_port)(struct efx_nic *efx);
940 	void (*remove_port)(struct efx_nic *efx);
941 	bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
942 	void (*prepare_flush)(struct efx_nic *efx);
943 	void (*finish_flush)(struct efx_nic *efx);
944 	void (*update_stats)(struct efx_nic *efx);
945 	void (*start_stats)(struct efx_nic *efx);
946 	void (*stop_stats)(struct efx_nic *efx);
947 	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
948 	void (*push_irq_moderation)(struct efx_channel *channel);
949 	int (*reconfigure_port)(struct efx_nic *efx);
950 	int (*reconfigure_mac)(struct efx_nic *efx);
951 	bool (*check_mac_fault)(struct efx_nic *efx);
952 	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
953 	int (*set_wol)(struct efx_nic *efx, u32 type);
954 	void (*resume_wol)(struct efx_nic *efx);
955 	int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
956 	int (*test_nvram)(struct efx_nic *efx);
957 
958 	int revision;
959 	unsigned int mem_map_size;
960 	unsigned int txd_ptr_tbl_base;
961 	unsigned int rxd_ptr_tbl_base;
962 	unsigned int buf_tbl_base;
963 	unsigned int evq_ptr_tbl_base;
964 	unsigned int evq_rptr_tbl_base;
965 	u64 max_dma_mask;
966 	unsigned int rx_buffer_hash_size;
967 	unsigned int rx_buffer_padding;
968 	unsigned int max_interrupt_mode;
969 	unsigned int phys_addr_channels;
970 	unsigned int timer_period_max;
971 	netdev_features_t offload_features;
972 };
973 
974 /**************************************************************************
975  *
976  * Prototypes and inline functions
977  *
978  *************************************************************************/
979 
980 static inline struct efx_channel *
efx_get_channel(struct efx_nic * efx,unsigned index)981 efx_get_channel(struct efx_nic *efx, unsigned index)
982 {
983 	EFX_BUG_ON_PARANOID(index >= efx->n_channels);
984 	return efx->channel[index];
985 }
986 
987 /* Iterate over all used channels */
988 #define efx_for_each_channel(_channel, _efx)				\
989 	for (_channel = (_efx)->channel[0];				\
990 	     _channel;							\
991 	     _channel = (_channel->channel + 1 < (_efx)->n_channels) ?	\
992 		     (_efx)->channel[_channel->channel + 1] : NULL)
993 
994 /* Iterate over all used channels in reverse */
995 #define efx_for_each_channel_rev(_channel, _efx)			\
996 	for (_channel = (_efx)->channel[(_efx)->n_channels - 1];	\
997 	     _channel;							\
998 	     _channel = _channel->channel ?				\
999 		     (_efx)->channel[_channel->channel - 1] : NULL)
1000 
1001 static inline struct efx_tx_queue *
efx_get_tx_queue(struct efx_nic * efx,unsigned index,unsigned type)1002 efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1003 {
1004 	EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1005 			    type >= EFX_TXQ_TYPES);
1006 	return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1007 }
1008 
efx_channel_has_tx_queues(struct efx_channel * channel)1009 static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1010 {
1011 	return channel->channel - channel->efx->tx_channel_offset <
1012 		channel->efx->n_tx_channels;
1013 }
1014 
1015 static inline struct efx_tx_queue *
efx_channel_get_tx_queue(struct efx_channel * channel,unsigned type)1016 efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1017 {
1018 	EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1019 			    type >= EFX_TXQ_TYPES);
1020 	return &channel->tx_queue[type];
1021 }
1022 
efx_tx_queue_used(struct efx_tx_queue * tx_queue)1023 static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1024 {
1025 	return !(tx_queue->efx->net_dev->num_tc < 2 &&
1026 		 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1027 }
1028 
1029 /* Iterate over all TX queues belonging to a channel */
1030 #define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
1031 	if (!efx_channel_has_tx_queues(_channel))			\
1032 		;							\
1033 	else								\
1034 		for (_tx_queue = (_channel)->tx_queue;			\
1035 		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1036 			     efx_tx_queue_used(_tx_queue);		\
1037 		     _tx_queue++)
1038 
1039 /* Iterate over all possible TX queues belonging to a channel */
1040 #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel)	\
1041 	if (!efx_channel_has_tx_queues(_channel))			\
1042 		;							\
1043 	else								\
1044 		for (_tx_queue = (_channel)->tx_queue;			\
1045 		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES;	\
1046 		     _tx_queue++)
1047 
efx_channel_has_rx_queue(struct efx_channel * channel)1048 static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1049 {
1050 	return channel->channel < channel->efx->n_rx_channels;
1051 }
1052 
1053 static inline struct efx_rx_queue *
efx_channel_get_rx_queue(struct efx_channel * channel)1054 efx_channel_get_rx_queue(struct efx_channel *channel)
1055 {
1056 	EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1057 	return &channel->rx_queue;
1058 }
1059 
1060 /* Iterate over all RX queues belonging to a channel */
1061 #define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
1062 	if (!efx_channel_has_rx_queue(_channel))			\
1063 		;							\
1064 	else								\
1065 		for (_rx_queue = &(_channel)->rx_queue;			\
1066 		     _rx_queue;						\
1067 		     _rx_queue = NULL)
1068 
1069 static inline struct efx_channel *
efx_rx_queue_channel(struct efx_rx_queue * rx_queue)1070 efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1071 {
1072 	return container_of(rx_queue, struct efx_channel, rx_queue);
1073 }
1074 
efx_rx_queue_index(struct efx_rx_queue * rx_queue)1075 static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1076 {
1077 	return efx_rx_queue_channel(rx_queue)->channel;
1078 }
1079 
1080 /* Returns a pointer to the specified receive buffer in the RX
1081  * descriptor queue.
1082  */
efx_rx_buffer(struct efx_rx_queue * rx_queue,unsigned int index)1083 static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1084 						  unsigned int index)
1085 {
1086 	return &rx_queue->buffer[index];
1087 }
1088 
1089 /* Set bit in a little-endian bitfield */
set_bit_le(unsigned nr,unsigned char * addr)1090 static inline void set_bit_le(unsigned nr, unsigned char *addr)
1091 {
1092 	addr[nr / 8] |= (1 << (nr % 8));
1093 }
1094 
1095 /* Clear bit in a little-endian bitfield */
clear_bit_le(unsigned nr,unsigned char * addr)1096 static inline void clear_bit_le(unsigned nr, unsigned char *addr)
1097 {
1098 	addr[nr / 8] &= ~(1 << (nr % 8));
1099 }
1100 
1101 
1102 /**
1103  * EFX_MAX_FRAME_LEN - calculate maximum frame length
1104  *
1105  * This calculates the maximum frame length that will be used for a
1106  * given MTU.  The frame length will be equal to the MTU plus a
1107  * constant amount of header space and padding.  This is the quantity
1108  * that the net driver will program into the MAC as the maximum frame
1109  * length.
1110  *
1111  * The 10G MAC requires 8-byte alignment on the frame
1112  * length, so we round up to the nearest 8.
1113  *
1114  * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1115  * XGMII cycle).  If the frame length reaches the maximum value in the
1116  * same cycle, the XMAC can miss the IPG altogether.  We work around
1117  * this by adding a further 16 bytes.
1118  */
1119 #define EFX_MAX_FRAME_LEN(mtu) \
1120 	((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
1121 
1122 
1123 #endif /* EFX_NET_DRIVER_H */
1124