1 /*
2  * Copyright 2009 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  */
26 /*
27  * Authors:
28  *    Jerome Glisse <glisse@freedesktop.org>
29  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30  *    Dave Airlie
31  */
32 #include <ttm/ttm_bo_api.h>
33 #include <ttm/ttm_bo_driver.h>
34 #include <ttm/ttm_placement.h>
35 #include <ttm/ttm_module.h>
36 #include <ttm/ttm_page_alloc.h>
37 #include <drm/drmP.h>
38 #include <drm/radeon_drm.h>
39 #include <linux/seq_file.h>
40 #include <linux/slab.h>
41 #include "radeon_reg.h"
42 #include "radeon.h"
43 
44 #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
45 
46 static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
47 
radeon_get_rdev(struct ttm_bo_device * bdev)48 static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
49 {
50 	struct radeon_mman *mman;
51 	struct radeon_device *rdev;
52 
53 	mman = container_of(bdev, struct radeon_mman, bdev);
54 	rdev = container_of(mman, struct radeon_device, mman);
55 	return rdev;
56 }
57 
58 
59 /*
60  * Global memory.
61  */
radeon_ttm_mem_global_init(struct drm_global_reference * ref)62 static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
63 {
64 	return ttm_mem_global_init(ref->object);
65 }
66 
radeon_ttm_mem_global_release(struct drm_global_reference * ref)67 static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
68 {
69 	ttm_mem_global_release(ref->object);
70 }
71 
radeon_ttm_global_init(struct radeon_device * rdev)72 static int radeon_ttm_global_init(struct radeon_device *rdev)
73 {
74 	struct drm_global_reference *global_ref;
75 	int r;
76 
77 	rdev->mman.mem_global_referenced = false;
78 	global_ref = &rdev->mman.mem_global_ref;
79 	global_ref->global_type = DRM_GLOBAL_TTM_MEM;
80 	global_ref->size = sizeof(struct ttm_mem_global);
81 	global_ref->init = &radeon_ttm_mem_global_init;
82 	global_ref->release = &radeon_ttm_mem_global_release;
83 	r = drm_global_item_ref(global_ref);
84 	if (r != 0) {
85 		DRM_ERROR("Failed setting up TTM memory accounting "
86 			  "subsystem.\n");
87 		return r;
88 	}
89 
90 	rdev->mman.bo_global_ref.mem_glob =
91 		rdev->mman.mem_global_ref.object;
92 	global_ref = &rdev->mman.bo_global_ref.ref;
93 	global_ref->global_type = DRM_GLOBAL_TTM_BO;
94 	global_ref->size = sizeof(struct ttm_bo_global);
95 	global_ref->init = &ttm_bo_global_init;
96 	global_ref->release = &ttm_bo_global_release;
97 	r = drm_global_item_ref(global_ref);
98 	if (r != 0) {
99 		DRM_ERROR("Failed setting up TTM BO subsystem.\n");
100 		drm_global_item_unref(&rdev->mman.mem_global_ref);
101 		return r;
102 	}
103 
104 	rdev->mman.mem_global_referenced = true;
105 	return 0;
106 }
107 
radeon_ttm_global_fini(struct radeon_device * rdev)108 static void radeon_ttm_global_fini(struct radeon_device *rdev)
109 {
110 	if (rdev->mman.mem_global_referenced) {
111 		drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
112 		drm_global_item_unref(&rdev->mman.mem_global_ref);
113 		rdev->mman.mem_global_referenced = false;
114 	}
115 }
116 
radeon_invalidate_caches(struct ttm_bo_device * bdev,uint32_t flags)117 static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
118 {
119 	return 0;
120 }
121 
radeon_init_mem_type(struct ttm_bo_device * bdev,uint32_t type,struct ttm_mem_type_manager * man)122 static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
123 				struct ttm_mem_type_manager *man)
124 {
125 	struct radeon_device *rdev;
126 
127 	rdev = radeon_get_rdev(bdev);
128 
129 	switch (type) {
130 	case TTM_PL_SYSTEM:
131 		/* System memory */
132 		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
133 		man->available_caching = TTM_PL_MASK_CACHING;
134 		man->default_caching = TTM_PL_FLAG_CACHED;
135 		break;
136 	case TTM_PL_TT:
137 		man->func = &ttm_bo_manager_func;
138 		man->gpu_offset = rdev->mc.gtt_start;
139 		man->available_caching = TTM_PL_MASK_CACHING;
140 		man->default_caching = TTM_PL_FLAG_CACHED;
141 		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
142 #if __OS_HAS_AGP
143 		if (rdev->flags & RADEON_IS_AGP) {
144 			if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
145 				DRM_ERROR("AGP is not enabled for memory type %u\n",
146 					  (unsigned)type);
147 				return -EINVAL;
148 			}
149 			if (!rdev->ddev->agp->cant_use_aperture)
150 				man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
151 			man->available_caching = TTM_PL_FLAG_UNCACHED |
152 						 TTM_PL_FLAG_WC;
153 			man->default_caching = TTM_PL_FLAG_WC;
154 		}
155 #endif
156 		break;
157 	case TTM_PL_VRAM:
158 		/* "On-card" video ram */
159 		man->func = &ttm_bo_manager_func;
160 		man->gpu_offset = rdev->mc.vram_start;
161 		man->flags = TTM_MEMTYPE_FLAG_FIXED |
162 			     TTM_MEMTYPE_FLAG_MAPPABLE;
163 		man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
164 		man->default_caching = TTM_PL_FLAG_WC;
165 		break;
166 	default:
167 		DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
168 		return -EINVAL;
169 	}
170 	return 0;
171 }
172 
radeon_evict_flags(struct ttm_buffer_object * bo,struct ttm_placement * placement)173 static void radeon_evict_flags(struct ttm_buffer_object *bo,
174 				struct ttm_placement *placement)
175 {
176 	struct radeon_bo *rbo;
177 	static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
178 
179 	if (!radeon_ttm_bo_is_radeon_bo(bo)) {
180 		placement->fpfn = 0;
181 		placement->lpfn = 0;
182 		placement->placement = &placements;
183 		placement->busy_placement = &placements;
184 		placement->num_placement = 1;
185 		placement->num_busy_placement = 1;
186 		return;
187 	}
188 	rbo = container_of(bo, struct radeon_bo, tbo);
189 	switch (bo->mem.mem_type) {
190 	case TTM_PL_VRAM:
191 		if (rbo->rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready == false)
192 			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
193 		else
194 			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
195 		break;
196 	case TTM_PL_TT:
197 	default:
198 		radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
199 	}
200 	*placement = rbo->placement;
201 }
202 
radeon_verify_access(struct ttm_buffer_object * bo,struct file * filp)203 static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
204 {
205 	return 0;
206 }
207 
radeon_move_null(struct ttm_buffer_object * bo,struct ttm_mem_reg * new_mem)208 static void radeon_move_null(struct ttm_buffer_object *bo,
209 			     struct ttm_mem_reg *new_mem)
210 {
211 	struct ttm_mem_reg *old_mem = &bo->mem;
212 
213 	BUG_ON(old_mem->mm_node != NULL);
214 	*old_mem = *new_mem;
215 	new_mem->mm_node = NULL;
216 }
217 
radeon_move_blit(struct ttm_buffer_object * bo,bool evict,int no_wait_reserve,bool no_wait_gpu,struct ttm_mem_reg * new_mem,struct ttm_mem_reg * old_mem)218 static int radeon_move_blit(struct ttm_buffer_object *bo,
219 			bool evict, int no_wait_reserve, bool no_wait_gpu,
220 			struct ttm_mem_reg *new_mem,
221 			struct ttm_mem_reg *old_mem)
222 {
223 	struct radeon_device *rdev;
224 	uint64_t old_start, new_start;
225 	struct radeon_fence *fence;
226 	int r, i;
227 
228 	rdev = radeon_get_rdev(bo->bdev);
229 	r = radeon_fence_create(rdev, &fence, radeon_copy_ring_index(rdev));
230 	if (unlikely(r)) {
231 		return r;
232 	}
233 	old_start = old_mem->start << PAGE_SHIFT;
234 	new_start = new_mem->start << PAGE_SHIFT;
235 
236 	switch (old_mem->mem_type) {
237 	case TTM_PL_VRAM:
238 		old_start += rdev->mc.vram_start;
239 		break;
240 	case TTM_PL_TT:
241 		old_start += rdev->mc.gtt_start;
242 		break;
243 	default:
244 		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
245 		return -EINVAL;
246 	}
247 	switch (new_mem->mem_type) {
248 	case TTM_PL_VRAM:
249 		new_start += rdev->mc.vram_start;
250 		break;
251 	case TTM_PL_TT:
252 		new_start += rdev->mc.gtt_start;
253 		break;
254 	default:
255 		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
256 		return -EINVAL;
257 	}
258 	if (!rdev->ring[radeon_copy_ring_index(rdev)].ready) {
259 		DRM_ERROR("Trying to move memory with ring turned off.\n");
260 		return -EINVAL;
261 	}
262 
263 	BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
264 
265 	/* sync other rings */
266 	if (rdev->family >= CHIP_R600) {
267 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
268 			/* no need to sync to our own or unused rings */
269 			if (i == radeon_copy_ring_index(rdev) || !rdev->ring[i].ready)
270 				continue;
271 
272 			if (!fence->semaphore) {
273 				r = radeon_semaphore_create(rdev, &fence->semaphore);
274 				/* FIXME: handle semaphore error */
275 				if (r)
276 					continue;
277 			}
278 
279 			r = radeon_ring_lock(rdev, &rdev->ring[i], 3);
280 			/* FIXME: handle ring lock error */
281 			if (r)
282 				continue;
283 			radeon_semaphore_emit_signal(rdev, i, fence->semaphore);
284 			radeon_ring_unlock_commit(rdev, &rdev->ring[i]);
285 
286 			r = radeon_ring_lock(rdev, &rdev->ring[radeon_copy_ring_index(rdev)], 3);
287 			/* FIXME: handle ring lock error */
288 			if (r)
289 				continue;
290 			radeon_semaphore_emit_wait(rdev, radeon_copy_ring_index(rdev), fence->semaphore);
291 			radeon_ring_unlock_commit(rdev, &rdev->ring[radeon_copy_ring_index(rdev)]);
292 		}
293 	}
294 
295 	r = radeon_copy(rdev, old_start, new_start,
296 			new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
297 			fence);
298 	/* FIXME: handle copy error */
299 	r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
300 				      evict, no_wait_reserve, no_wait_gpu, new_mem);
301 	radeon_fence_unref(&fence);
302 	return r;
303 }
304 
radeon_move_vram_ram(struct ttm_buffer_object * bo,bool evict,bool interruptible,bool no_wait_reserve,bool no_wait_gpu,struct ttm_mem_reg * new_mem)305 static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
306 				bool evict, bool interruptible,
307 				bool no_wait_reserve, bool no_wait_gpu,
308 				struct ttm_mem_reg *new_mem)
309 {
310 	struct radeon_device *rdev;
311 	struct ttm_mem_reg *old_mem = &bo->mem;
312 	struct ttm_mem_reg tmp_mem;
313 	u32 placements;
314 	struct ttm_placement placement;
315 	int r;
316 
317 	rdev = radeon_get_rdev(bo->bdev);
318 	tmp_mem = *new_mem;
319 	tmp_mem.mm_node = NULL;
320 	placement.fpfn = 0;
321 	placement.lpfn = 0;
322 	placement.num_placement = 1;
323 	placement.placement = &placements;
324 	placement.num_busy_placement = 1;
325 	placement.busy_placement = &placements;
326 	placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
327 	r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
328 			     interruptible, no_wait_reserve, no_wait_gpu);
329 	if (unlikely(r)) {
330 		return r;
331 	}
332 
333 	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
334 	if (unlikely(r)) {
335 		goto out_cleanup;
336 	}
337 
338 	r = ttm_tt_bind(bo->ttm, &tmp_mem);
339 	if (unlikely(r)) {
340 		goto out_cleanup;
341 	}
342 	r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
343 	if (unlikely(r)) {
344 		goto out_cleanup;
345 	}
346 	r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
347 out_cleanup:
348 	ttm_bo_mem_put(bo, &tmp_mem);
349 	return r;
350 }
351 
radeon_move_ram_vram(struct ttm_buffer_object * bo,bool evict,bool interruptible,bool no_wait_reserve,bool no_wait_gpu,struct ttm_mem_reg * new_mem)352 static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
353 				bool evict, bool interruptible,
354 				bool no_wait_reserve, bool no_wait_gpu,
355 				struct ttm_mem_reg *new_mem)
356 {
357 	struct radeon_device *rdev;
358 	struct ttm_mem_reg *old_mem = &bo->mem;
359 	struct ttm_mem_reg tmp_mem;
360 	struct ttm_placement placement;
361 	u32 placements;
362 	int r;
363 
364 	rdev = radeon_get_rdev(bo->bdev);
365 	tmp_mem = *new_mem;
366 	tmp_mem.mm_node = NULL;
367 	placement.fpfn = 0;
368 	placement.lpfn = 0;
369 	placement.num_placement = 1;
370 	placement.placement = &placements;
371 	placement.num_busy_placement = 1;
372 	placement.busy_placement = &placements;
373 	placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
374 	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
375 	if (unlikely(r)) {
376 		return r;
377 	}
378 	r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
379 	if (unlikely(r)) {
380 		goto out_cleanup;
381 	}
382 	r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
383 	if (unlikely(r)) {
384 		goto out_cleanup;
385 	}
386 out_cleanup:
387 	ttm_bo_mem_put(bo, &tmp_mem);
388 	return r;
389 }
390 
radeon_bo_move(struct ttm_buffer_object * bo,bool evict,bool interruptible,bool no_wait_reserve,bool no_wait_gpu,struct ttm_mem_reg * new_mem)391 static int radeon_bo_move(struct ttm_buffer_object *bo,
392 			bool evict, bool interruptible,
393 			bool no_wait_reserve, bool no_wait_gpu,
394 			struct ttm_mem_reg *new_mem)
395 {
396 	struct radeon_device *rdev;
397 	struct ttm_mem_reg *old_mem = &bo->mem;
398 	int r;
399 
400 	rdev = radeon_get_rdev(bo->bdev);
401 	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
402 		radeon_move_null(bo, new_mem);
403 		return 0;
404 	}
405 	if ((old_mem->mem_type == TTM_PL_TT &&
406 	     new_mem->mem_type == TTM_PL_SYSTEM) ||
407 	    (old_mem->mem_type == TTM_PL_SYSTEM &&
408 	     new_mem->mem_type == TTM_PL_TT)) {
409 		/* bind is enough */
410 		radeon_move_null(bo, new_mem);
411 		return 0;
412 	}
413 	if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
414 	    rdev->asic->copy.copy == NULL) {
415 		/* use memcpy */
416 		goto memcpy;
417 	}
418 
419 	if (old_mem->mem_type == TTM_PL_VRAM &&
420 	    new_mem->mem_type == TTM_PL_SYSTEM) {
421 		r = radeon_move_vram_ram(bo, evict, interruptible,
422 					no_wait_reserve, no_wait_gpu, new_mem);
423 	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
424 		   new_mem->mem_type == TTM_PL_VRAM) {
425 		r = radeon_move_ram_vram(bo, evict, interruptible,
426 					    no_wait_reserve, no_wait_gpu, new_mem);
427 	} else {
428 		r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
429 	}
430 
431 	if (r) {
432 memcpy:
433 		r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
434 	}
435 	return r;
436 }
437 
radeon_ttm_io_mem_reserve(struct ttm_bo_device * bdev,struct ttm_mem_reg * mem)438 static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
439 {
440 	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
441 	struct radeon_device *rdev = radeon_get_rdev(bdev);
442 
443 	mem->bus.addr = NULL;
444 	mem->bus.offset = 0;
445 	mem->bus.size = mem->num_pages << PAGE_SHIFT;
446 	mem->bus.base = 0;
447 	mem->bus.is_iomem = false;
448 	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
449 		return -EINVAL;
450 	switch (mem->mem_type) {
451 	case TTM_PL_SYSTEM:
452 		/* system memory */
453 		return 0;
454 	case TTM_PL_TT:
455 #if __OS_HAS_AGP
456 		if (rdev->flags & RADEON_IS_AGP) {
457 			/* RADEON_IS_AGP is set only if AGP is active */
458 			mem->bus.offset = mem->start << PAGE_SHIFT;
459 			mem->bus.base = rdev->mc.agp_base;
460 			mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
461 		}
462 #endif
463 		break;
464 	case TTM_PL_VRAM:
465 		mem->bus.offset = mem->start << PAGE_SHIFT;
466 		/* check if it's visible */
467 		if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
468 			return -EINVAL;
469 		mem->bus.base = rdev->mc.aper_base;
470 		mem->bus.is_iomem = true;
471 #ifdef __alpha__
472 		/*
473 		 * Alpha: use bus.addr to hold the ioremap() return,
474 		 * so we can modify bus.base below.
475 		 */
476 		if (mem->placement & TTM_PL_FLAG_WC)
477 			mem->bus.addr =
478 				ioremap_wc(mem->bus.base + mem->bus.offset,
479 					   mem->bus.size);
480 		else
481 			mem->bus.addr =
482 				ioremap_nocache(mem->bus.base + mem->bus.offset,
483 						mem->bus.size);
484 
485 		/*
486 		 * Alpha: Use just the bus offset plus
487 		 * the hose/domain memory base for bus.base.
488 		 * It then can be used to build PTEs for VRAM
489 		 * access, as done in ttm_bo_vm_fault().
490 		 */
491 		mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
492 			rdev->ddev->hose->dense_mem_base;
493 #endif
494 		break;
495 	default:
496 		return -EINVAL;
497 	}
498 	return 0;
499 }
500 
radeon_ttm_io_mem_free(struct ttm_bo_device * bdev,struct ttm_mem_reg * mem)501 static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
502 {
503 }
504 
radeon_sync_obj_wait(void * sync_obj,void * sync_arg,bool lazy,bool interruptible)505 static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
506 				bool lazy, bool interruptible)
507 {
508 	return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
509 }
510 
radeon_sync_obj_flush(void * sync_obj,void * sync_arg)511 static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
512 {
513 	return 0;
514 }
515 
radeon_sync_obj_unref(void ** sync_obj)516 static void radeon_sync_obj_unref(void **sync_obj)
517 {
518 	radeon_fence_unref((struct radeon_fence **)sync_obj);
519 }
520 
radeon_sync_obj_ref(void * sync_obj)521 static void *radeon_sync_obj_ref(void *sync_obj)
522 {
523 	return radeon_fence_ref((struct radeon_fence *)sync_obj);
524 }
525 
radeon_sync_obj_signaled(void * sync_obj,void * sync_arg)526 static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
527 {
528 	return radeon_fence_signaled((struct radeon_fence *)sync_obj);
529 }
530 
531 /*
532  * TTM backend functions.
533  */
534 struct radeon_ttm_tt {
535 	struct ttm_dma_tt		ttm;
536 	struct radeon_device		*rdev;
537 	u64				offset;
538 };
539 
radeon_ttm_backend_bind(struct ttm_tt * ttm,struct ttm_mem_reg * bo_mem)540 static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
541 				   struct ttm_mem_reg *bo_mem)
542 {
543 	struct radeon_ttm_tt *gtt = (void*)ttm;
544 	int r;
545 
546 	gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
547 	if (!ttm->num_pages) {
548 		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
549 		     ttm->num_pages, bo_mem, ttm);
550 	}
551 	r = radeon_gart_bind(gtt->rdev, gtt->offset,
552 			     ttm->num_pages, ttm->pages, gtt->ttm.dma_address);
553 	if (r) {
554 		DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
555 			  ttm->num_pages, (unsigned)gtt->offset);
556 		return r;
557 	}
558 	return 0;
559 }
560 
radeon_ttm_backend_unbind(struct ttm_tt * ttm)561 static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
562 {
563 	struct radeon_ttm_tt *gtt = (void *)ttm;
564 
565 	radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
566 	return 0;
567 }
568 
radeon_ttm_backend_destroy(struct ttm_tt * ttm)569 static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
570 {
571 	struct radeon_ttm_tt *gtt = (void *)ttm;
572 
573 	ttm_dma_tt_fini(&gtt->ttm);
574 	kfree(gtt);
575 }
576 
577 static struct ttm_backend_func radeon_backend_func = {
578 	.bind = &radeon_ttm_backend_bind,
579 	.unbind = &radeon_ttm_backend_unbind,
580 	.destroy = &radeon_ttm_backend_destroy,
581 };
582 
radeon_ttm_tt_create(struct ttm_bo_device * bdev,unsigned long size,uint32_t page_flags,struct page * dummy_read_page)583 struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
584 				    unsigned long size, uint32_t page_flags,
585 				    struct page *dummy_read_page)
586 {
587 	struct radeon_device *rdev;
588 	struct radeon_ttm_tt *gtt;
589 
590 	rdev = radeon_get_rdev(bdev);
591 #if __OS_HAS_AGP
592 	if (rdev->flags & RADEON_IS_AGP) {
593 		return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
594 					 size, page_flags, dummy_read_page);
595 	}
596 #endif
597 
598 	gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
599 	if (gtt == NULL) {
600 		return NULL;
601 	}
602 	gtt->ttm.ttm.func = &radeon_backend_func;
603 	gtt->rdev = rdev;
604 	if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
605 		kfree(gtt);
606 		return NULL;
607 	}
608 	return &gtt->ttm.ttm;
609 }
610 
radeon_ttm_tt_populate(struct ttm_tt * ttm)611 static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
612 {
613 	struct radeon_device *rdev;
614 	struct radeon_ttm_tt *gtt = (void *)ttm;
615 	unsigned i;
616 	int r;
617 
618 	if (ttm->state != tt_unpopulated)
619 		return 0;
620 
621 	rdev = radeon_get_rdev(ttm->bdev);
622 #if __OS_HAS_AGP
623 	if (rdev->flags & RADEON_IS_AGP) {
624 		return ttm_agp_tt_populate(ttm);
625 	}
626 #endif
627 
628 #ifdef CONFIG_SWIOTLB
629 	if (swiotlb_nr_tbl()) {
630 		return ttm_dma_populate(&gtt->ttm, rdev->dev);
631 	}
632 #endif
633 
634 	r = ttm_pool_populate(ttm);
635 	if (r) {
636 		return r;
637 	}
638 
639 	for (i = 0; i < ttm->num_pages; i++) {
640 		gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
641 						       0, PAGE_SIZE,
642 						       PCI_DMA_BIDIRECTIONAL);
643 		if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
644 			while (--i) {
645 				pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
646 					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
647 				gtt->ttm.dma_address[i] = 0;
648 			}
649 			ttm_pool_unpopulate(ttm);
650 			return -EFAULT;
651 		}
652 	}
653 	return 0;
654 }
655 
radeon_ttm_tt_unpopulate(struct ttm_tt * ttm)656 static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
657 {
658 	struct radeon_device *rdev;
659 	struct radeon_ttm_tt *gtt = (void *)ttm;
660 	unsigned i;
661 
662 	rdev = radeon_get_rdev(ttm->bdev);
663 #if __OS_HAS_AGP
664 	if (rdev->flags & RADEON_IS_AGP) {
665 		ttm_agp_tt_unpopulate(ttm);
666 		return;
667 	}
668 #endif
669 
670 #ifdef CONFIG_SWIOTLB
671 	if (swiotlb_nr_tbl()) {
672 		ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
673 		return;
674 	}
675 #endif
676 
677 	for (i = 0; i < ttm->num_pages; i++) {
678 		if (gtt->ttm.dma_address[i]) {
679 			pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
680 				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
681 		}
682 	}
683 
684 	ttm_pool_unpopulate(ttm);
685 }
686 
687 static struct ttm_bo_driver radeon_bo_driver = {
688 	.ttm_tt_create = &radeon_ttm_tt_create,
689 	.ttm_tt_populate = &radeon_ttm_tt_populate,
690 	.ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
691 	.invalidate_caches = &radeon_invalidate_caches,
692 	.init_mem_type = &radeon_init_mem_type,
693 	.evict_flags = &radeon_evict_flags,
694 	.move = &radeon_bo_move,
695 	.verify_access = &radeon_verify_access,
696 	.sync_obj_signaled = &radeon_sync_obj_signaled,
697 	.sync_obj_wait = &radeon_sync_obj_wait,
698 	.sync_obj_flush = &radeon_sync_obj_flush,
699 	.sync_obj_unref = &radeon_sync_obj_unref,
700 	.sync_obj_ref = &radeon_sync_obj_ref,
701 	.move_notify = &radeon_bo_move_notify,
702 	.fault_reserve_notify = &radeon_bo_fault_reserve_notify,
703 	.io_mem_reserve = &radeon_ttm_io_mem_reserve,
704 	.io_mem_free = &radeon_ttm_io_mem_free,
705 };
706 
radeon_ttm_init(struct radeon_device * rdev)707 int radeon_ttm_init(struct radeon_device *rdev)
708 {
709 	int r;
710 
711 	r = radeon_ttm_global_init(rdev);
712 	if (r) {
713 		return r;
714 	}
715 	/* No others user of address space so set it to 0 */
716 	r = ttm_bo_device_init(&rdev->mman.bdev,
717 			       rdev->mman.bo_global_ref.ref.object,
718 			       &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
719 			       rdev->need_dma32);
720 	if (r) {
721 		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
722 		return r;
723 	}
724 	rdev->mman.initialized = true;
725 	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
726 				rdev->mc.real_vram_size >> PAGE_SHIFT);
727 	if (r) {
728 		DRM_ERROR("Failed initializing VRAM heap.\n");
729 		return r;
730 	}
731 	r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
732 				RADEON_GEM_DOMAIN_VRAM,
733 				&rdev->stollen_vga_memory);
734 	if (r) {
735 		return r;
736 	}
737 	r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
738 	if (r)
739 		return r;
740 	r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
741 	radeon_bo_unreserve(rdev->stollen_vga_memory);
742 	if (r) {
743 		radeon_bo_unref(&rdev->stollen_vga_memory);
744 		return r;
745 	}
746 	DRM_INFO("radeon: %uM of VRAM memory ready\n",
747 		 (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
748 	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
749 				rdev->mc.gtt_size >> PAGE_SHIFT);
750 	if (r) {
751 		DRM_ERROR("Failed initializing GTT heap.\n");
752 		return r;
753 	}
754 	DRM_INFO("radeon: %uM of GTT memory ready.\n",
755 		 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
756 	if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
757 		rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
758 	}
759 
760 	r = radeon_ttm_debugfs_init(rdev);
761 	if (r) {
762 		DRM_ERROR("Failed to init debugfs\n");
763 		return r;
764 	}
765 	return 0;
766 }
767 
radeon_ttm_fini(struct radeon_device * rdev)768 void radeon_ttm_fini(struct radeon_device *rdev)
769 {
770 	int r;
771 
772 	if (!rdev->mman.initialized)
773 		return;
774 	if (rdev->stollen_vga_memory) {
775 		r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
776 		if (r == 0) {
777 			radeon_bo_unpin(rdev->stollen_vga_memory);
778 			radeon_bo_unreserve(rdev->stollen_vga_memory);
779 		}
780 		radeon_bo_unref(&rdev->stollen_vga_memory);
781 	}
782 	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
783 	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
784 	ttm_bo_device_release(&rdev->mman.bdev);
785 	radeon_gart_fini(rdev);
786 	radeon_ttm_global_fini(rdev);
787 	rdev->mman.initialized = false;
788 	DRM_INFO("radeon: ttm finalized\n");
789 }
790 
791 /* this should only be called at bootup or when userspace
792  * isn't running */
radeon_ttm_set_active_vram_size(struct radeon_device * rdev,u64 size)793 void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
794 {
795 	struct ttm_mem_type_manager *man;
796 
797 	if (!rdev->mman.initialized)
798 		return;
799 
800 	man = &rdev->mman.bdev.man[TTM_PL_VRAM];
801 	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
802 	man->size = size >> PAGE_SHIFT;
803 }
804 
805 static struct vm_operations_struct radeon_ttm_vm_ops;
806 static const struct vm_operations_struct *ttm_vm_ops = NULL;
807 
radeon_ttm_fault(struct vm_area_struct * vma,struct vm_fault * vmf)808 static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
809 {
810 	struct ttm_buffer_object *bo;
811 	struct radeon_device *rdev;
812 	int r;
813 
814 	bo = (struct ttm_buffer_object *)vma->vm_private_data;
815 	if (bo == NULL) {
816 		return VM_FAULT_NOPAGE;
817 	}
818 	rdev = radeon_get_rdev(bo->bdev);
819 	mutex_lock(&rdev->vram_mutex);
820 	r = ttm_vm_ops->fault(vma, vmf);
821 	mutex_unlock(&rdev->vram_mutex);
822 	return r;
823 }
824 
radeon_mmap(struct file * filp,struct vm_area_struct * vma)825 int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
826 {
827 	struct drm_file *file_priv;
828 	struct radeon_device *rdev;
829 	int r;
830 
831 	if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
832 		return drm_mmap(filp, vma);
833 	}
834 
835 	file_priv = filp->private_data;
836 	rdev = file_priv->minor->dev->dev_private;
837 	if (rdev == NULL) {
838 		return -EINVAL;
839 	}
840 	r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
841 	if (unlikely(r != 0)) {
842 		return r;
843 	}
844 	if (unlikely(ttm_vm_ops == NULL)) {
845 		ttm_vm_ops = vma->vm_ops;
846 		radeon_ttm_vm_ops = *ttm_vm_ops;
847 		radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
848 	}
849 	vma->vm_ops = &radeon_ttm_vm_ops;
850 	return 0;
851 }
852 
853 
854 #define RADEON_DEBUGFS_MEM_TYPES 2
855 
856 #if defined(CONFIG_DEBUG_FS)
radeon_mm_dump_table(struct seq_file * m,void * data)857 static int radeon_mm_dump_table(struct seq_file *m, void *data)
858 {
859 	struct drm_info_node *node = (struct drm_info_node *)m->private;
860 	struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
861 	struct drm_device *dev = node->minor->dev;
862 	struct radeon_device *rdev = dev->dev_private;
863 	int ret;
864 	struct ttm_bo_global *glob = rdev->mman.bdev.glob;
865 
866 	spin_lock(&glob->lru_lock);
867 	ret = drm_mm_dump_table(m, mm);
868 	spin_unlock(&glob->lru_lock);
869 	return ret;
870 }
871 #endif
872 
radeon_ttm_debugfs_init(struct radeon_device * rdev)873 static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
874 {
875 #if defined(CONFIG_DEBUG_FS)
876 	static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+2];
877 	static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+2][32];
878 	unsigned i;
879 
880 	for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
881 		if (i == 0)
882 			sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
883 		else
884 			sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
885 		radeon_mem_types_list[i].name = radeon_mem_types_names[i];
886 		radeon_mem_types_list[i].show = &radeon_mm_dump_table;
887 		radeon_mem_types_list[i].driver_features = 0;
888 		if (i == 0)
889 			radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_VRAM].priv;
890 		else
891 			radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_TT].priv;
892 
893 	}
894 	/* Add ttm page pool to debugfs */
895 	sprintf(radeon_mem_types_names[i], "ttm_page_pool");
896 	radeon_mem_types_list[i].name = radeon_mem_types_names[i];
897 	radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
898 	radeon_mem_types_list[i].driver_features = 0;
899 	radeon_mem_types_list[i++].data = NULL;
900 #ifdef CONFIG_SWIOTLB
901 	if (swiotlb_nr_tbl()) {
902 		sprintf(radeon_mem_types_names[i], "ttm_dma_page_pool");
903 		radeon_mem_types_list[i].name = radeon_mem_types_names[i];
904 		radeon_mem_types_list[i].show = &ttm_dma_page_alloc_debugfs;
905 		radeon_mem_types_list[i].driver_features = 0;
906 		radeon_mem_types_list[i++].data = NULL;
907 	}
908 #endif
909 	return radeon_debugfs_add_files(rdev, radeon_mem_types_list, i);
910 
911 #endif
912 	return 0;
913 }
914