1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 */
6
7 #include "drm/drm_drv.h"
8
9 #include "msm_gpu.h"
10 #include "msm_gem.h"
11 #include "msm_mmu.h"
12 #include "msm_fence.h"
13 #include "msm_gpu_trace.h"
14 #include "adreno/adreno_gpu.h"
15
16 #include <generated/utsrelease.h>
17 #include <linux/string_helpers.h>
18 #include <linux/devcoredump.h>
19 #include <linux/reset.h>
20 #include <linux/sched/task.h>
21
22 /*
23 * Power Management:
24 */
25
enable_pwrrail(struct msm_gpu * gpu)26 static int enable_pwrrail(struct msm_gpu *gpu)
27 {
28 struct drm_device *dev = gpu->dev;
29 int ret = 0;
30
31 if (gpu->gpu_reg) {
32 ret = regulator_enable(gpu->gpu_reg);
33 if (ret) {
34 DRM_DEV_ERROR(dev->dev, "failed to enable 'gpu_reg': %d\n", ret);
35 return ret;
36 }
37 }
38
39 if (gpu->gpu_cx) {
40 ret = regulator_enable(gpu->gpu_cx);
41 if (ret) {
42 DRM_DEV_ERROR(dev->dev, "failed to enable 'gpu_cx': %d\n", ret);
43 return ret;
44 }
45 }
46
47 return 0;
48 }
49
disable_pwrrail(struct msm_gpu * gpu)50 static int disable_pwrrail(struct msm_gpu *gpu)
51 {
52 if (gpu->gpu_cx)
53 regulator_disable(gpu->gpu_cx);
54 if (gpu->gpu_reg)
55 regulator_disable(gpu->gpu_reg);
56 return 0;
57 }
58
enable_clk(struct msm_gpu * gpu)59 static int enable_clk(struct msm_gpu *gpu)
60 {
61 if (gpu->core_clk && gpu->fast_rate)
62 clk_set_rate(gpu->core_clk, gpu->fast_rate);
63
64 /* Set the RBBM timer rate to 19.2Mhz */
65 if (gpu->rbbmtimer_clk)
66 clk_set_rate(gpu->rbbmtimer_clk, 19200000);
67
68 return clk_bulk_prepare_enable(gpu->nr_clocks, gpu->grp_clks);
69 }
70
disable_clk(struct msm_gpu * gpu)71 static int disable_clk(struct msm_gpu *gpu)
72 {
73 clk_bulk_disable_unprepare(gpu->nr_clocks, gpu->grp_clks);
74
75 /*
76 * Set the clock to a deliberately low rate. On older targets the clock
77 * speed had to be non zero to avoid problems. On newer targets this
78 * will be rounded down to zero anyway so it all works out.
79 */
80 if (gpu->core_clk)
81 clk_set_rate(gpu->core_clk, 27000000);
82
83 if (gpu->rbbmtimer_clk)
84 clk_set_rate(gpu->rbbmtimer_clk, 0);
85
86 return 0;
87 }
88
enable_axi(struct msm_gpu * gpu)89 static int enable_axi(struct msm_gpu *gpu)
90 {
91 return clk_prepare_enable(gpu->ebi1_clk);
92 }
93
disable_axi(struct msm_gpu * gpu)94 static int disable_axi(struct msm_gpu *gpu)
95 {
96 clk_disable_unprepare(gpu->ebi1_clk);
97 return 0;
98 }
99
msm_gpu_pm_resume(struct msm_gpu * gpu)100 int msm_gpu_pm_resume(struct msm_gpu *gpu)
101 {
102 int ret;
103
104 DBG("%s", gpu->name);
105 trace_msm_gpu_resume(0);
106
107 ret = enable_pwrrail(gpu);
108 if (ret)
109 return ret;
110
111 ret = enable_clk(gpu);
112 if (ret)
113 return ret;
114
115 ret = enable_axi(gpu);
116 if (ret)
117 return ret;
118
119 msm_devfreq_resume(gpu);
120
121 gpu->needs_hw_init = true;
122
123 return 0;
124 }
125
msm_gpu_pm_suspend(struct msm_gpu * gpu)126 int msm_gpu_pm_suspend(struct msm_gpu *gpu)
127 {
128 int ret;
129
130 DBG("%s", gpu->name);
131 trace_msm_gpu_suspend(0);
132
133 msm_devfreq_suspend(gpu);
134
135 ret = disable_axi(gpu);
136 if (ret)
137 return ret;
138
139 ret = disable_clk(gpu);
140 if (ret)
141 return ret;
142
143 ret = disable_pwrrail(gpu);
144 if (ret)
145 return ret;
146
147 gpu->suspend_count++;
148
149 return 0;
150 }
151
msm_gpu_show_fdinfo(struct msm_gpu * gpu,struct msm_file_private * ctx,struct drm_printer * p)152 void msm_gpu_show_fdinfo(struct msm_gpu *gpu, struct msm_file_private *ctx,
153 struct drm_printer *p)
154 {
155 drm_printf(p, "drm-driver:\t%s\n", gpu->dev->driver->name);
156 drm_printf(p, "drm-client-id:\t%u\n", ctx->seqno);
157 drm_printf(p, "drm-engine-gpu:\t%llu ns\n", ctx->elapsed_ns);
158 drm_printf(p, "drm-cycles-gpu:\t%llu\n", ctx->cycles);
159 drm_printf(p, "drm-maxfreq-gpu:\t%u Hz\n", gpu->fast_rate);
160 }
161
msm_gpu_hw_init(struct msm_gpu * gpu)162 int msm_gpu_hw_init(struct msm_gpu *gpu)
163 {
164 int ret;
165
166 WARN_ON(!mutex_is_locked(&gpu->lock));
167
168 if (!gpu->needs_hw_init)
169 return 0;
170
171 disable_irq(gpu->irq);
172 ret = gpu->funcs->hw_init(gpu);
173 if (!ret)
174 gpu->needs_hw_init = false;
175 enable_irq(gpu->irq);
176
177 return ret;
178 }
179
180 #ifdef CONFIG_DEV_COREDUMP
msm_gpu_devcoredump_read(char * buffer,loff_t offset,size_t count,void * data,size_t datalen)181 static ssize_t msm_gpu_devcoredump_read(char *buffer, loff_t offset,
182 size_t count, void *data, size_t datalen)
183 {
184 struct msm_gpu *gpu = data;
185 struct drm_print_iterator iter;
186 struct drm_printer p;
187 struct msm_gpu_state *state;
188
189 state = msm_gpu_crashstate_get(gpu);
190 if (!state)
191 return 0;
192
193 iter.data = buffer;
194 iter.offset = 0;
195 iter.start = offset;
196 iter.remain = count;
197
198 p = drm_coredump_printer(&iter);
199
200 drm_printf(&p, "---\n");
201 drm_printf(&p, "kernel: " UTS_RELEASE "\n");
202 drm_printf(&p, "module: " KBUILD_MODNAME "\n");
203 drm_printf(&p, "time: %lld.%09ld\n",
204 state->time.tv_sec, state->time.tv_nsec);
205 if (state->comm)
206 drm_printf(&p, "comm: %s\n", state->comm);
207 if (state->cmd)
208 drm_printf(&p, "cmdline: %s\n", state->cmd);
209
210 gpu->funcs->show(gpu, state, &p);
211
212 msm_gpu_crashstate_put(gpu);
213
214 return count - iter.remain;
215 }
216
msm_gpu_devcoredump_free(void * data)217 static void msm_gpu_devcoredump_free(void *data)
218 {
219 struct msm_gpu *gpu = data;
220
221 msm_gpu_crashstate_put(gpu);
222 }
223
msm_gpu_crashstate_get_bo(struct msm_gpu_state * state,struct msm_gem_object * obj,u64 iova,bool full)224 static void msm_gpu_crashstate_get_bo(struct msm_gpu_state *state,
225 struct msm_gem_object *obj, u64 iova, bool full)
226 {
227 struct msm_gpu_state_bo *state_bo = &state->bos[state->nr_bos];
228
229 /* Don't record write only objects */
230 state_bo->size = obj->base.size;
231 state_bo->iova = iova;
232
233 BUILD_BUG_ON(sizeof(state_bo->name) != sizeof(obj->name));
234
235 memcpy(state_bo->name, obj->name, sizeof(state_bo->name));
236
237 if (full) {
238 void *ptr;
239
240 state_bo->data = kvmalloc(obj->base.size, GFP_KERNEL);
241 if (!state_bo->data)
242 goto out;
243
244 msm_gem_lock(&obj->base);
245 ptr = msm_gem_get_vaddr_active(&obj->base);
246 msm_gem_unlock(&obj->base);
247 if (IS_ERR(ptr)) {
248 kvfree(state_bo->data);
249 state_bo->data = NULL;
250 goto out;
251 }
252
253 memcpy(state_bo->data, ptr, obj->base.size);
254 msm_gem_put_vaddr(&obj->base);
255 }
256 out:
257 state->nr_bos++;
258 }
259
msm_gpu_crashstate_capture(struct msm_gpu * gpu,struct msm_gem_submit * submit,char * comm,char * cmd)260 static void msm_gpu_crashstate_capture(struct msm_gpu *gpu,
261 struct msm_gem_submit *submit, char *comm, char *cmd)
262 {
263 struct msm_gpu_state *state;
264
265 /* Check if the target supports capturing crash state */
266 if (!gpu->funcs->gpu_state_get)
267 return;
268
269 /* Only save one crash state at a time */
270 if (gpu->crashstate)
271 return;
272
273 state = gpu->funcs->gpu_state_get(gpu);
274 if (IS_ERR_OR_NULL(state))
275 return;
276
277 /* Fill in the additional crash state information */
278 state->comm = kstrdup(comm, GFP_KERNEL);
279 state->cmd = kstrdup(cmd, GFP_KERNEL);
280 state->fault_info = gpu->fault_info;
281
282 if (submit) {
283 int i;
284
285 state->bos = kcalloc(submit->nr_bos,
286 sizeof(struct msm_gpu_state_bo), GFP_KERNEL);
287
288 for (i = 0; state->bos && i < submit->nr_bos; i++) {
289 msm_gpu_crashstate_get_bo(state, submit->bos[i].obj,
290 submit->bos[i].iova,
291 should_dump(submit, i));
292 }
293 }
294
295 /* Set the active crash state to be dumped on failure */
296 gpu->crashstate = state;
297
298 /* FIXME: Release the crashstate if this errors out? */
299 dev_coredumpm(gpu->dev->dev, THIS_MODULE, gpu, 0, GFP_KERNEL,
300 msm_gpu_devcoredump_read, msm_gpu_devcoredump_free);
301 }
302 #else
msm_gpu_crashstate_capture(struct msm_gpu * gpu,struct msm_gem_submit * submit,char * comm,char * cmd)303 static void msm_gpu_crashstate_capture(struct msm_gpu *gpu,
304 struct msm_gem_submit *submit, char *comm, char *cmd)
305 {
306 }
307 #endif
308
309 /*
310 * Hangcheck detection for locked gpu:
311 */
312
313 static struct msm_gem_submit *
find_submit(struct msm_ringbuffer * ring,uint32_t fence)314 find_submit(struct msm_ringbuffer *ring, uint32_t fence)
315 {
316 struct msm_gem_submit *submit;
317 unsigned long flags;
318
319 spin_lock_irqsave(&ring->submit_lock, flags);
320 list_for_each_entry(submit, &ring->submits, node) {
321 if (submit->seqno == fence) {
322 spin_unlock_irqrestore(&ring->submit_lock, flags);
323 return submit;
324 }
325 }
326 spin_unlock_irqrestore(&ring->submit_lock, flags);
327
328 return NULL;
329 }
330
331 static void retire_submits(struct msm_gpu *gpu);
332
get_comm_cmdline(struct msm_gem_submit * submit,char ** comm,char ** cmd)333 static void get_comm_cmdline(struct msm_gem_submit *submit, char **comm, char **cmd)
334 {
335 struct msm_file_private *ctx = submit->queue->ctx;
336 struct task_struct *task;
337
338 WARN_ON(!mutex_is_locked(&submit->gpu->lock));
339
340 /* Note that kstrdup will return NULL if argument is NULL: */
341 *comm = kstrdup(ctx->comm, GFP_KERNEL);
342 *cmd = kstrdup(ctx->cmdline, GFP_KERNEL);
343
344 task = get_pid_task(submit->pid, PIDTYPE_PID);
345 if (!task)
346 return;
347
348 if (!*comm)
349 *comm = kstrdup(task->comm, GFP_KERNEL);
350
351 if (!*cmd)
352 *cmd = kstrdup_quotable_cmdline(task, GFP_KERNEL);
353
354 put_task_struct(task);
355 }
356
recover_worker(struct kthread_work * work)357 static void recover_worker(struct kthread_work *work)
358 {
359 struct msm_gpu *gpu = container_of(work, struct msm_gpu, recover_work);
360 struct drm_device *dev = gpu->dev;
361 struct msm_drm_private *priv = dev->dev_private;
362 struct msm_gem_submit *submit;
363 struct msm_ringbuffer *cur_ring = gpu->funcs->active_ring(gpu);
364 char *comm = NULL, *cmd = NULL;
365 int i;
366
367 mutex_lock(&gpu->lock);
368
369 DRM_DEV_ERROR(dev->dev, "%s: hangcheck recover!\n", gpu->name);
370
371 submit = find_submit(cur_ring, cur_ring->memptrs->fence + 1);
372 if (submit) {
373 /* Increment the fault counts */
374 submit->queue->faults++;
375 if (submit->aspace)
376 submit->aspace->faults++;
377
378 get_comm_cmdline(submit, &comm, &cmd);
379
380 if (comm && cmd) {
381 DRM_DEV_ERROR(dev->dev, "%s: offending task: %s (%s)\n",
382 gpu->name, comm, cmd);
383
384 msm_rd_dump_submit(priv->hangrd, submit,
385 "offending task: %s (%s)", comm, cmd);
386 } else {
387 msm_rd_dump_submit(priv->hangrd, submit, NULL);
388 }
389 } else {
390 /*
391 * We couldn't attribute this fault to any particular context,
392 * so increment the global fault count instead.
393 */
394 gpu->global_faults++;
395 }
396
397 /* Record the crash state */
398 pm_runtime_get_sync(&gpu->pdev->dev);
399 msm_gpu_crashstate_capture(gpu, submit, comm, cmd);
400
401 kfree(cmd);
402 kfree(comm);
403
404 /*
405 * Update all the rings with the latest and greatest fence.. this
406 * needs to happen after msm_rd_dump_submit() to ensure that the
407 * bo's referenced by the offending submit are still around.
408 */
409 for (i = 0; i < gpu->nr_rings; i++) {
410 struct msm_ringbuffer *ring = gpu->rb[i];
411
412 uint32_t fence = ring->memptrs->fence;
413
414 /*
415 * For the current (faulting?) ring/submit advance the fence by
416 * one more to clear the faulting submit
417 */
418 if (ring == cur_ring)
419 ring->memptrs->fence = ++fence;
420
421 msm_update_fence(ring->fctx, fence);
422 }
423
424 if (msm_gpu_active(gpu)) {
425 /* retire completed submits, plus the one that hung: */
426 retire_submits(gpu);
427
428 gpu->funcs->recover(gpu);
429
430 /*
431 * Replay all remaining submits starting with highest priority
432 * ring
433 */
434 for (i = 0; i < gpu->nr_rings; i++) {
435 struct msm_ringbuffer *ring = gpu->rb[i];
436 unsigned long flags;
437
438 spin_lock_irqsave(&ring->submit_lock, flags);
439 list_for_each_entry(submit, &ring->submits, node)
440 gpu->funcs->submit(gpu, submit);
441 spin_unlock_irqrestore(&ring->submit_lock, flags);
442 }
443 }
444
445 pm_runtime_put(&gpu->pdev->dev);
446
447 mutex_unlock(&gpu->lock);
448
449 msm_gpu_retire(gpu);
450 }
451
fault_worker(struct kthread_work * work)452 static void fault_worker(struct kthread_work *work)
453 {
454 struct msm_gpu *gpu = container_of(work, struct msm_gpu, fault_work);
455 struct msm_gem_submit *submit;
456 struct msm_ringbuffer *cur_ring = gpu->funcs->active_ring(gpu);
457 char *comm = NULL, *cmd = NULL;
458
459 mutex_lock(&gpu->lock);
460
461 submit = find_submit(cur_ring, cur_ring->memptrs->fence + 1);
462 if (submit && submit->fault_dumped)
463 goto resume_smmu;
464
465 if (submit) {
466 get_comm_cmdline(submit, &comm, &cmd);
467
468 /*
469 * When we get GPU iova faults, we can get 1000s of them,
470 * but we really only want to log the first one.
471 */
472 submit->fault_dumped = true;
473 }
474
475 /* Record the crash state */
476 pm_runtime_get_sync(&gpu->pdev->dev);
477 msm_gpu_crashstate_capture(gpu, submit, comm, cmd);
478 pm_runtime_put_sync(&gpu->pdev->dev);
479
480 kfree(cmd);
481 kfree(comm);
482
483 resume_smmu:
484 memset(&gpu->fault_info, 0, sizeof(gpu->fault_info));
485 gpu->aspace->mmu->funcs->resume_translation(gpu->aspace->mmu);
486
487 mutex_unlock(&gpu->lock);
488 }
489
hangcheck_timer_reset(struct msm_gpu * gpu)490 static void hangcheck_timer_reset(struct msm_gpu *gpu)
491 {
492 struct msm_drm_private *priv = gpu->dev->dev_private;
493 mod_timer(&gpu->hangcheck_timer,
494 round_jiffies_up(jiffies + msecs_to_jiffies(priv->hangcheck_period)));
495 }
496
hangcheck_handler(struct timer_list * t)497 static void hangcheck_handler(struct timer_list *t)
498 {
499 struct msm_gpu *gpu = from_timer(gpu, t, hangcheck_timer);
500 struct drm_device *dev = gpu->dev;
501 struct msm_ringbuffer *ring = gpu->funcs->active_ring(gpu);
502 uint32_t fence = ring->memptrs->fence;
503
504 if (fence != ring->hangcheck_fence) {
505 /* some progress has been made.. ya! */
506 ring->hangcheck_fence = fence;
507 } else if (fence_before(fence, ring->fctx->last_fence)) {
508 /* no progress and not done.. hung! */
509 ring->hangcheck_fence = fence;
510 DRM_DEV_ERROR(dev->dev, "%s: hangcheck detected gpu lockup rb %d!\n",
511 gpu->name, ring->id);
512 DRM_DEV_ERROR(dev->dev, "%s: completed fence: %u\n",
513 gpu->name, fence);
514 DRM_DEV_ERROR(dev->dev, "%s: submitted fence: %u\n",
515 gpu->name, ring->fctx->last_fence);
516
517 kthread_queue_work(gpu->worker, &gpu->recover_work);
518 }
519
520 /* if still more pending work, reset the hangcheck timer: */
521 if (fence_after(ring->fctx->last_fence, ring->hangcheck_fence))
522 hangcheck_timer_reset(gpu);
523
524 /* workaround for missing irq: */
525 msm_gpu_retire(gpu);
526 }
527
528 /*
529 * Performance Counters:
530 */
531
532 /* called under perf_lock */
update_hw_cntrs(struct msm_gpu * gpu,uint32_t ncntrs,uint32_t * cntrs)533 static int update_hw_cntrs(struct msm_gpu *gpu, uint32_t ncntrs, uint32_t *cntrs)
534 {
535 uint32_t current_cntrs[ARRAY_SIZE(gpu->last_cntrs)];
536 int i, n = min(ncntrs, gpu->num_perfcntrs);
537
538 /* read current values: */
539 for (i = 0; i < gpu->num_perfcntrs; i++)
540 current_cntrs[i] = gpu_read(gpu, gpu->perfcntrs[i].sample_reg);
541
542 /* update cntrs: */
543 for (i = 0; i < n; i++)
544 cntrs[i] = current_cntrs[i] - gpu->last_cntrs[i];
545
546 /* save current values: */
547 for (i = 0; i < gpu->num_perfcntrs; i++)
548 gpu->last_cntrs[i] = current_cntrs[i];
549
550 return n;
551 }
552
update_sw_cntrs(struct msm_gpu * gpu)553 static void update_sw_cntrs(struct msm_gpu *gpu)
554 {
555 ktime_t time;
556 uint32_t elapsed;
557 unsigned long flags;
558
559 spin_lock_irqsave(&gpu->perf_lock, flags);
560 if (!gpu->perfcntr_active)
561 goto out;
562
563 time = ktime_get();
564 elapsed = ktime_to_us(ktime_sub(time, gpu->last_sample.time));
565
566 gpu->totaltime += elapsed;
567 if (gpu->last_sample.active)
568 gpu->activetime += elapsed;
569
570 gpu->last_sample.active = msm_gpu_active(gpu);
571 gpu->last_sample.time = time;
572
573 out:
574 spin_unlock_irqrestore(&gpu->perf_lock, flags);
575 }
576
msm_gpu_perfcntr_start(struct msm_gpu * gpu)577 void msm_gpu_perfcntr_start(struct msm_gpu *gpu)
578 {
579 unsigned long flags;
580
581 pm_runtime_get_sync(&gpu->pdev->dev);
582
583 spin_lock_irqsave(&gpu->perf_lock, flags);
584 /* we could dynamically enable/disable perfcntr registers too.. */
585 gpu->last_sample.active = msm_gpu_active(gpu);
586 gpu->last_sample.time = ktime_get();
587 gpu->activetime = gpu->totaltime = 0;
588 gpu->perfcntr_active = true;
589 update_hw_cntrs(gpu, 0, NULL);
590 spin_unlock_irqrestore(&gpu->perf_lock, flags);
591 }
592
msm_gpu_perfcntr_stop(struct msm_gpu * gpu)593 void msm_gpu_perfcntr_stop(struct msm_gpu *gpu)
594 {
595 gpu->perfcntr_active = false;
596 pm_runtime_put_sync(&gpu->pdev->dev);
597 }
598
599 /* returns -errno or # of cntrs sampled */
msm_gpu_perfcntr_sample(struct msm_gpu * gpu,uint32_t * activetime,uint32_t * totaltime,uint32_t ncntrs,uint32_t * cntrs)600 int msm_gpu_perfcntr_sample(struct msm_gpu *gpu, uint32_t *activetime,
601 uint32_t *totaltime, uint32_t ncntrs, uint32_t *cntrs)
602 {
603 unsigned long flags;
604 int ret;
605
606 spin_lock_irqsave(&gpu->perf_lock, flags);
607
608 if (!gpu->perfcntr_active) {
609 ret = -EINVAL;
610 goto out;
611 }
612
613 *activetime = gpu->activetime;
614 *totaltime = gpu->totaltime;
615
616 gpu->activetime = gpu->totaltime = 0;
617
618 ret = update_hw_cntrs(gpu, ncntrs, cntrs);
619
620 out:
621 spin_unlock_irqrestore(&gpu->perf_lock, flags);
622
623 return ret;
624 }
625
626 /*
627 * Cmdstream submission/retirement:
628 */
629
retire_submit(struct msm_gpu * gpu,struct msm_ringbuffer * ring,struct msm_gem_submit * submit)630 static void retire_submit(struct msm_gpu *gpu, struct msm_ringbuffer *ring,
631 struct msm_gem_submit *submit)
632 {
633 int index = submit->seqno % MSM_GPU_SUBMIT_STATS_COUNT;
634 volatile struct msm_gpu_submit_stats *stats;
635 u64 elapsed, clock = 0, cycles;
636 unsigned long flags;
637
638 stats = &ring->memptrs->stats[index];
639 /* Convert 19.2Mhz alwayson ticks to nanoseconds for elapsed time */
640 elapsed = (stats->alwayson_end - stats->alwayson_start) * 10000;
641 do_div(elapsed, 192);
642
643 cycles = stats->cpcycles_end - stats->cpcycles_start;
644
645 /* Calculate the clock frequency from the number of CP cycles */
646 if (elapsed) {
647 clock = cycles * 1000;
648 do_div(clock, elapsed);
649 }
650
651 submit->queue->ctx->elapsed_ns += elapsed;
652 submit->queue->ctx->cycles += cycles;
653
654 trace_msm_gpu_submit_retired(submit, elapsed, clock,
655 stats->alwayson_start, stats->alwayson_end);
656
657 msm_submit_retire(submit);
658
659 pm_runtime_mark_last_busy(&gpu->pdev->dev);
660
661 spin_lock_irqsave(&ring->submit_lock, flags);
662 list_del(&submit->node);
663 spin_unlock_irqrestore(&ring->submit_lock, flags);
664
665 /* Update devfreq on transition from active->idle: */
666 mutex_lock(&gpu->active_lock);
667 gpu->active_submits--;
668 WARN_ON(gpu->active_submits < 0);
669 if (!gpu->active_submits) {
670 msm_devfreq_idle(gpu);
671 pm_runtime_put_autosuspend(&gpu->pdev->dev);
672 }
673
674 mutex_unlock(&gpu->active_lock);
675
676 msm_gem_submit_put(submit);
677 }
678
retire_submits(struct msm_gpu * gpu)679 static void retire_submits(struct msm_gpu *gpu)
680 {
681 int i;
682
683 /* Retire the commits starting with highest priority */
684 for (i = 0; i < gpu->nr_rings; i++) {
685 struct msm_ringbuffer *ring = gpu->rb[i];
686
687 while (true) {
688 struct msm_gem_submit *submit = NULL;
689 unsigned long flags;
690
691 spin_lock_irqsave(&ring->submit_lock, flags);
692 submit = list_first_entry_or_null(&ring->submits,
693 struct msm_gem_submit, node);
694 spin_unlock_irqrestore(&ring->submit_lock, flags);
695
696 /*
697 * If no submit, we are done. If submit->fence hasn't
698 * been signalled, then later submits are not signalled
699 * either, so we are also done.
700 */
701 if (submit && dma_fence_is_signaled(submit->hw_fence)) {
702 retire_submit(gpu, ring, submit);
703 } else {
704 break;
705 }
706 }
707 }
708
709 wake_up_all(&gpu->retire_event);
710 }
711
retire_worker(struct kthread_work * work)712 static void retire_worker(struct kthread_work *work)
713 {
714 struct msm_gpu *gpu = container_of(work, struct msm_gpu, retire_work);
715
716 retire_submits(gpu);
717 }
718
719 /* call from irq handler to schedule work to retire bo's */
msm_gpu_retire(struct msm_gpu * gpu)720 void msm_gpu_retire(struct msm_gpu *gpu)
721 {
722 int i;
723
724 for (i = 0; i < gpu->nr_rings; i++)
725 msm_update_fence(gpu->rb[i]->fctx, gpu->rb[i]->memptrs->fence);
726
727 kthread_queue_work(gpu->worker, &gpu->retire_work);
728 update_sw_cntrs(gpu);
729 }
730
731 /* add bo's to gpu's ring, and kick gpu: */
msm_gpu_submit(struct msm_gpu * gpu,struct msm_gem_submit * submit)732 void msm_gpu_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit)
733 {
734 struct drm_device *dev = gpu->dev;
735 struct msm_drm_private *priv = dev->dev_private;
736 struct msm_ringbuffer *ring = submit->ring;
737 unsigned long flags;
738
739 WARN_ON(!mutex_is_locked(&gpu->lock));
740
741 pm_runtime_get_sync(&gpu->pdev->dev);
742
743 msm_gpu_hw_init(gpu);
744
745 submit->seqno = submit->hw_fence->seqno;
746
747 msm_rd_dump_submit(priv->rd, submit, NULL);
748
749 update_sw_cntrs(gpu);
750
751 /*
752 * ring->submits holds a ref to the submit, to deal with the case
753 * that a submit completes before msm_ioctl_gem_submit() returns.
754 */
755 msm_gem_submit_get(submit);
756
757 spin_lock_irqsave(&ring->submit_lock, flags);
758 list_add_tail(&submit->node, &ring->submits);
759 spin_unlock_irqrestore(&ring->submit_lock, flags);
760
761 /* Update devfreq on transition from idle->active: */
762 mutex_lock(&gpu->active_lock);
763 if (!gpu->active_submits) {
764 pm_runtime_get(&gpu->pdev->dev);
765 msm_devfreq_active(gpu);
766 }
767 gpu->active_submits++;
768 mutex_unlock(&gpu->active_lock);
769
770 gpu->funcs->submit(gpu, submit);
771 gpu->cur_ctx_seqno = submit->queue->ctx->seqno;
772
773 pm_runtime_put(&gpu->pdev->dev);
774 hangcheck_timer_reset(gpu);
775 }
776
777 /*
778 * Init/Cleanup:
779 */
780
irq_handler(int irq,void * data)781 static irqreturn_t irq_handler(int irq, void *data)
782 {
783 struct msm_gpu *gpu = data;
784 return gpu->funcs->irq(gpu);
785 }
786
get_clocks(struct platform_device * pdev,struct msm_gpu * gpu)787 static int get_clocks(struct platform_device *pdev, struct msm_gpu *gpu)
788 {
789 int ret = devm_clk_bulk_get_all(&pdev->dev, &gpu->grp_clks);
790
791 if (ret < 1) {
792 gpu->nr_clocks = 0;
793 return ret;
794 }
795
796 gpu->nr_clocks = ret;
797
798 gpu->core_clk = msm_clk_bulk_get_clock(gpu->grp_clks,
799 gpu->nr_clocks, "core");
800
801 gpu->rbbmtimer_clk = msm_clk_bulk_get_clock(gpu->grp_clks,
802 gpu->nr_clocks, "rbbmtimer");
803
804 return 0;
805 }
806
807 /* Return a new address space for a msm_drm_private instance */
808 struct msm_gem_address_space *
msm_gpu_create_private_address_space(struct msm_gpu * gpu,struct task_struct * task)809 msm_gpu_create_private_address_space(struct msm_gpu *gpu, struct task_struct *task)
810 {
811 struct msm_gem_address_space *aspace = NULL;
812 if (!gpu)
813 return NULL;
814
815 /*
816 * If the target doesn't support private address spaces then return
817 * the global one
818 */
819 if (gpu->funcs->create_private_address_space) {
820 aspace = gpu->funcs->create_private_address_space(gpu);
821 if (!IS_ERR(aspace))
822 aspace->pid = get_pid(task_pid(task));
823 }
824
825 if (IS_ERR_OR_NULL(aspace))
826 aspace = msm_gem_address_space_get(gpu->aspace);
827
828 return aspace;
829 }
830
msm_gpu_init(struct drm_device * drm,struct platform_device * pdev,struct msm_gpu * gpu,const struct msm_gpu_funcs * funcs,const char * name,struct msm_gpu_config * config)831 int msm_gpu_init(struct drm_device *drm, struct platform_device *pdev,
832 struct msm_gpu *gpu, const struct msm_gpu_funcs *funcs,
833 const char *name, struct msm_gpu_config *config)
834 {
835 int i, ret, nr_rings = config->nr_rings;
836 void *memptrs;
837 uint64_t memptrs_iova;
838
839 if (WARN_ON(gpu->num_perfcntrs > ARRAY_SIZE(gpu->last_cntrs)))
840 gpu->num_perfcntrs = ARRAY_SIZE(gpu->last_cntrs);
841
842 gpu->dev = drm;
843 gpu->funcs = funcs;
844 gpu->name = name;
845
846 gpu->worker = kthread_create_worker(0, "gpu-worker");
847 if (IS_ERR(gpu->worker)) {
848 ret = PTR_ERR(gpu->worker);
849 gpu->worker = NULL;
850 goto fail;
851 }
852
853 sched_set_fifo_low(gpu->worker->task);
854
855 mutex_init(&gpu->active_lock);
856 mutex_init(&gpu->lock);
857 init_waitqueue_head(&gpu->retire_event);
858 kthread_init_work(&gpu->retire_work, retire_worker);
859 kthread_init_work(&gpu->recover_work, recover_worker);
860 kthread_init_work(&gpu->fault_work, fault_worker);
861
862 timer_setup(&gpu->hangcheck_timer, hangcheck_handler, 0);
863
864 spin_lock_init(&gpu->perf_lock);
865
866
867 /* Map registers: */
868 gpu->mmio = msm_ioremap(pdev, config->ioname);
869 if (IS_ERR(gpu->mmio)) {
870 ret = PTR_ERR(gpu->mmio);
871 goto fail;
872 }
873
874 /* Get Interrupt: */
875 gpu->irq = platform_get_irq(pdev, 0);
876 if (gpu->irq < 0) {
877 ret = gpu->irq;
878 DRM_DEV_ERROR(drm->dev, "failed to get irq: %d\n", ret);
879 goto fail;
880 }
881
882 ret = devm_request_irq(&pdev->dev, gpu->irq, irq_handler,
883 IRQF_TRIGGER_HIGH, "gpu-irq", gpu);
884 if (ret) {
885 DRM_DEV_ERROR(drm->dev, "failed to request IRQ%u: %d\n", gpu->irq, ret);
886 goto fail;
887 }
888
889 ret = get_clocks(pdev, gpu);
890 if (ret)
891 goto fail;
892
893 gpu->ebi1_clk = msm_clk_get(pdev, "bus");
894 DBG("ebi1_clk: %p", gpu->ebi1_clk);
895 if (IS_ERR(gpu->ebi1_clk))
896 gpu->ebi1_clk = NULL;
897
898 /* Acquire regulators: */
899 gpu->gpu_reg = devm_regulator_get(&pdev->dev, "vdd");
900 DBG("gpu_reg: %p", gpu->gpu_reg);
901 if (IS_ERR(gpu->gpu_reg))
902 gpu->gpu_reg = NULL;
903
904 gpu->gpu_cx = devm_regulator_get(&pdev->dev, "vddcx");
905 DBG("gpu_cx: %p", gpu->gpu_cx);
906 if (IS_ERR(gpu->gpu_cx))
907 gpu->gpu_cx = NULL;
908
909 gpu->cx_collapse = devm_reset_control_get_optional_exclusive(&pdev->dev,
910 "cx_collapse");
911
912 gpu->pdev = pdev;
913 platform_set_drvdata(pdev, &gpu->adreno_smmu);
914
915 msm_devfreq_init(gpu);
916
917
918 gpu->aspace = gpu->funcs->create_address_space(gpu, pdev);
919
920 if (gpu->aspace == NULL)
921 DRM_DEV_INFO(drm->dev, "%s: no IOMMU, fallback to VRAM carveout!\n", name);
922 else if (IS_ERR(gpu->aspace)) {
923 ret = PTR_ERR(gpu->aspace);
924 goto fail;
925 }
926
927 memptrs = msm_gem_kernel_new(drm,
928 sizeof(struct msm_rbmemptrs) * nr_rings,
929 check_apriv(gpu, MSM_BO_WC), gpu->aspace, &gpu->memptrs_bo,
930 &memptrs_iova);
931
932 if (IS_ERR(memptrs)) {
933 ret = PTR_ERR(memptrs);
934 DRM_DEV_ERROR(drm->dev, "could not allocate memptrs: %d\n", ret);
935 goto fail;
936 }
937
938 msm_gem_object_set_name(gpu->memptrs_bo, "memptrs");
939
940 if (nr_rings > ARRAY_SIZE(gpu->rb)) {
941 DRM_DEV_INFO_ONCE(drm->dev, "Only creating %zu ringbuffers\n",
942 ARRAY_SIZE(gpu->rb));
943 nr_rings = ARRAY_SIZE(gpu->rb);
944 }
945
946 /* Create ringbuffer(s): */
947 for (i = 0; i < nr_rings; i++) {
948 gpu->rb[i] = msm_ringbuffer_new(gpu, i, memptrs, memptrs_iova);
949
950 if (IS_ERR(gpu->rb[i])) {
951 ret = PTR_ERR(gpu->rb[i]);
952 DRM_DEV_ERROR(drm->dev,
953 "could not create ringbuffer %d: %d\n", i, ret);
954 goto fail;
955 }
956
957 memptrs += sizeof(struct msm_rbmemptrs);
958 memptrs_iova += sizeof(struct msm_rbmemptrs);
959 }
960
961 gpu->nr_rings = nr_rings;
962
963 refcount_set(&gpu->sysprof_active, 1);
964
965 return 0;
966
967 fail:
968 for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) {
969 msm_ringbuffer_destroy(gpu->rb[i]);
970 gpu->rb[i] = NULL;
971 }
972
973 msm_gem_kernel_put(gpu->memptrs_bo, gpu->aspace);
974
975 platform_set_drvdata(pdev, NULL);
976 return ret;
977 }
978
msm_gpu_cleanup(struct msm_gpu * gpu)979 void msm_gpu_cleanup(struct msm_gpu *gpu)
980 {
981 int i;
982
983 DBG("%s", gpu->name);
984
985 for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) {
986 msm_ringbuffer_destroy(gpu->rb[i]);
987 gpu->rb[i] = NULL;
988 }
989
990 msm_gem_kernel_put(gpu->memptrs_bo, gpu->aspace);
991
992 if (!IS_ERR_OR_NULL(gpu->aspace)) {
993 gpu->aspace->mmu->funcs->detach(gpu->aspace->mmu);
994 msm_gem_address_space_put(gpu->aspace);
995 }
996
997 if (gpu->worker) {
998 kthread_destroy_worker(gpu->worker);
999 }
1000
1001 msm_devfreq_cleanup(gpu);
1002
1003 platform_set_drvdata(gpu->pdev, NULL);
1004 }
1005