1 /*
2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33 #ifndef MLX5_DRIVER_H
34 #define MLX5_DRIVER_H
35
36 #include <linux/kernel.h>
37 #include <linux/completion.h>
38 #include <linux/pci.h>
39 #include <linux/irq.h>
40 #include <linux/spinlock_types.h>
41 #include <linux/semaphore.h>
42 #include <linux/slab.h>
43 #include <linux/vmalloc.h>
44 #include <linux/xarray.h>
45 #include <linux/workqueue.h>
46 #include <linux/mempool.h>
47 #include <linux/interrupt.h>
48 #include <linux/idr.h>
49 #include <linux/notifier.h>
50 #include <linux/refcount.h>
51 #include <linux/auxiliary_bus.h>
52
53 #include <linux/mlx5/device.h>
54 #include <linux/mlx5/doorbell.h>
55 #include <linux/mlx5/eq.h>
56 #include <linux/timecounter.h>
57 #include <linux/ptp_clock_kernel.h>
58 #include <net/devlink.h>
59
60 #define MLX5_ADEV_NAME "mlx5_core"
61
62 #define MLX5_IRQ_EQ_CTRL (U8_MAX)
63
64 enum {
65 MLX5_BOARD_ID_LEN = 64,
66 };
67
68 enum {
69 MLX5_CMD_WQ_MAX_NAME = 32,
70 };
71
72 enum {
73 CMD_OWNER_SW = 0x0,
74 CMD_OWNER_HW = 0x1,
75 CMD_STATUS_SUCCESS = 0,
76 };
77
78 enum mlx5_sqp_t {
79 MLX5_SQP_SMI = 0,
80 MLX5_SQP_GSI = 1,
81 MLX5_SQP_IEEE_1588 = 2,
82 MLX5_SQP_SNIFFER = 3,
83 MLX5_SQP_SYNC_UMR = 4,
84 };
85
86 enum {
87 MLX5_MAX_PORTS = 4,
88 };
89
90 enum {
91 MLX5_ATOMIC_MODE_OFFSET = 16,
92 MLX5_ATOMIC_MODE_IB_COMP = 1,
93 MLX5_ATOMIC_MODE_CX = 2,
94 MLX5_ATOMIC_MODE_8B = 3,
95 MLX5_ATOMIC_MODE_16B = 4,
96 MLX5_ATOMIC_MODE_32B = 5,
97 MLX5_ATOMIC_MODE_64B = 6,
98 MLX5_ATOMIC_MODE_128B = 7,
99 MLX5_ATOMIC_MODE_256B = 8,
100 };
101
102 enum {
103 MLX5_REG_QPTS = 0x4002,
104 MLX5_REG_QETCR = 0x4005,
105 MLX5_REG_QTCT = 0x400a,
106 MLX5_REG_QPDPM = 0x4013,
107 MLX5_REG_QCAM = 0x4019,
108 MLX5_REG_DCBX_PARAM = 0x4020,
109 MLX5_REG_DCBX_APP = 0x4021,
110 MLX5_REG_FPGA_CAP = 0x4022,
111 MLX5_REG_FPGA_CTRL = 0x4023,
112 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
113 MLX5_REG_CORE_DUMP = 0x402e,
114 MLX5_REG_PCAP = 0x5001,
115 MLX5_REG_PMTU = 0x5003,
116 MLX5_REG_PTYS = 0x5004,
117 MLX5_REG_PAOS = 0x5006,
118 MLX5_REG_PFCC = 0x5007,
119 MLX5_REG_PPCNT = 0x5008,
120 MLX5_REG_PPTB = 0x500b,
121 MLX5_REG_PBMC = 0x500c,
122 MLX5_REG_PMAOS = 0x5012,
123 MLX5_REG_PUDE = 0x5009,
124 MLX5_REG_PMPE = 0x5010,
125 MLX5_REG_PELC = 0x500e,
126 MLX5_REG_PVLC = 0x500f,
127 MLX5_REG_PCMR = 0x5041,
128 MLX5_REG_PDDR = 0x5031,
129 MLX5_REG_PMLP = 0x5002,
130 MLX5_REG_PPLM = 0x5023,
131 MLX5_REG_PCAM = 0x507f,
132 MLX5_REG_NODE_DESC = 0x6001,
133 MLX5_REG_HOST_ENDIANNESS = 0x7004,
134 MLX5_REG_MCIA = 0x9014,
135 MLX5_REG_MFRL = 0x9028,
136 MLX5_REG_MLCR = 0x902b,
137 MLX5_REG_MRTC = 0x902d,
138 MLX5_REG_MTRC_CAP = 0x9040,
139 MLX5_REG_MTRC_CONF = 0x9041,
140 MLX5_REG_MTRC_STDB = 0x9042,
141 MLX5_REG_MTRC_CTRL = 0x9043,
142 MLX5_REG_MPEIN = 0x9050,
143 MLX5_REG_MPCNT = 0x9051,
144 MLX5_REG_MTPPS = 0x9053,
145 MLX5_REG_MTPPSE = 0x9054,
146 MLX5_REG_MTUTC = 0x9055,
147 MLX5_REG_MPEGC = 0x9056,
148 MLX5_REG_MCQS = 0x9060,
149 MLX5_REG_MCQI = 0x9061,
150 MLX5_REG_MCC = 0x9062,
151 MLX5_REG_MCDA = 0x9063,
152 MLX5_REG_MCAM = 0x907f,
153 MLX5_REG_MIRC = 0x9162,
154 MLX5_REG_SBCAM = 0xB01F,
155 MLX5_REG_RESOURCE_DUMP = 0xC000,
156 MLX5_REG_DTOR = 0xC00E,
157 };
158
159 enum mlx5_qpts_trust_state {
160 MLX5_QPTS_TRUST_PCP = 1,
161 MLX5_QPTS_TRUST_DSCP = 2,
162 };
163
164 enum mlx5_dcbx_oper_mode {
165 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
166 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
167 };
168
169 enum {
170 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
171 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
172 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
173 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
174 };
175
176 enum mlx5_page_fault_resume_flags {
177 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
178 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
179 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
180 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
181 };
182
183 enum dbg_rsc_type {
184 MLX5_DBG_RSC_QP,
185 MLX5_DBG_RSC_EQ,
186 MLX5_DBG_RSC_CQ,
187 };
188
189 enum port_state_policy {
190 MLX5_POLICY_DOWN = 0,
191 MLX5_POLICY_UP = 1,
192 MLX5_POLICY_FOLLOW = 2,
193 MLX5_POLICY_INVALID = 0xffffffff
194 };
195
196 enum mlx5_coredev_type {
197 MLX5_COREDEV_PF,
198 MLX5_COREDEV_VF,
199 MLX5_COREDEV_SF,
200 };
201
202 struct mlx5_field_desc {
203 int i;
204 };
205
206 struct mlx5_rsc_debug {
207 struct mlx5_core_dev *dev;
208 void *object;
209 enum dbg_rsc_type type;
210 struct dentry *root;
211 struct mlx5_field_desc fields[];
212 };
213
214 enum mlx5_dev_event {
215 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
216 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
217 };
218
219 enum mlx5_port_status {
220 MLX5_PORT_UP = 1,
221 MLX5_PORT_DOWN = 2,
222 };
223
224 enum mlx5_cmdif_state {
225 MLX5_CMDIF_STATE_UNINITIALIZED,
226 MLX5_CMDIF_STATE_UP,
227 MLX5_CMDIF_STATE_DOWN,
228 };
229
230 struct mlx5_cmd_first {
231 __be32 data[4];
232 };
233
234 struct mlx5_cmd_msg {
235 struct list_head list;
236 struct cmd_msg_cache *parent;
237 u32 len;
238 struct mlx5_cmd_first first;
239 struct mlx5_cmd_mailbox *next;
240 };
241
242 struct mlx5_cmd_debug {
243 struct dentry *dbg_root;
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249 };
250
251 struct cmd_msg_cache {
252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
256 unsigned int max_inbox_size;
257 unsigned int num_ent;
258 };
259
260 enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
262 };
263
264 struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
267 /* number of times command failed */
268 u64 failed;
269 /* number of times command failed on bad status returned by FW */
270 u64 failed_mbox_status;
271 /* last command failed returned errno */
272 u32 last_failed_errno;
273 /* last bad status returned by FW */
274 u8 last_failed_mbox_status;
275 /* last command failed syndrome returned by FW */
276 u32 last_failed_syndrome;
277 struct dentry *root;
278 /* protect command average calculations */
279 spinlock_t lock;
280 };
281
282 struct mlx5_cmd {
283 struct mlx5_nb nb;
284
285 enum mlx5_cmdif_state state;
286 void *cmd_alloc_buf;
287 dma_addr_t alloc_dma;
288 int alloc_size;
289 void *cmd_buf;
290 dma_addr_t dma;
291 u16 cmdif_rev;
292 u8 log_sz;
293 u8 log_stride;
294 int max_reg_cmds;
295 int events;
296 u32 __iomem *vector;
297
298 /* protect command queue allocations
299 */
300 spinlock_t alloc_lock;
301
302 /* protect token allocations
303 */
304 spinlock_t token_lock;
305 u8 token;
306 unsigned long bitmask;
307 char wq_name[MLX5_CMD_WQ_MAX_NAME];
308 struct workqueue_struct *wq;
309 struct semaphore sem;
310 struct semaphore pages_sem;
311 int mode;
312 u16 allowed_opcode;
313 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
314 struct dma_pool *pool;
315 struct mlx5_cmd_debug dbg;
316 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
317 int checksum_disabled;
318 struct mlx5_cmd_stats *stats;
319 };
320
321 struct mlx5_cmd_mailbox {
322 void *buf;
323 dma_addr_t dma;
324 struct mlx5_cmd_mailbox *next;
325 };
326
327 struct mlx5_buf_list {
328 void *buf;
329 dma_addr_t map;
330 };
331
332 struct mlx5_frag_buf {
333 struct mlx5_buf_list *frags;
334 int npages;
335 int size;
336 u8 page_shift;
337 };
338
339 struct mlx5_frag_buf_ctrl {
340 struct mlx5_buf_list *frags;
341 u32 sz_m1;
342 u16 frag_sz_m1;
343 u16 strides_offset;
344 u8 log_sz;
345 u8 log_stride;
346 u8 log_frag_strides;
347 };
348
349 struct mlx5_core_psv {
350 u32 psv_idx;
351 struct psv_layout {
352 u32 pd;
353 u16 syndrome;
354 u16 reserved;
355 u16 bg;
356 u16 app_tag;
357 u32 ref_tag;
358 } psv;
359 };
360
361 struct mlx5_core_sig_ctx {
362 struct mlx5_core_psv psv_memory;
363 struct mlx5_core_psv psv_wire;
364 struct ib_sig_err err_item;
365 bool sig_status_checked;
366 bool sig_err_exists;
367 u32 sigerr_count;
368 };
369
370 #define MLX5_24BIT_MASK ((1 << 24) - 1)
371
372 enum mlx5_res_type {
373 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
374 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
375 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
376 MLX5_RES_SRQ = 3,
377 MLX5_RES_XSRQ = 4,
378 MLX5_RES_XRQ = 5,
379 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
380 };
381
382 struct mlx5_core_rsc_common {
383 enum mlx5_res_type res;
384 refcount_t refcount;
385 struct completion free;
386 };
387
388 struct mlx5_uars_page {
389 void __iomem *map;
390 bool wc;
391 u32 index;
392 struct list_head list;
393 unsigned int bfregs;
394 unsigned long *reg_bitmap; /* for non fast path bf regs */
395 unsigned long *fp_bitmap;
396 unsigned int reg_avail;
397 unsigned int fp_avail;
398 struct kref ref_count;
399 struct mlx5_core_dev *mdev;
400 };
401
402 struct mlx5_bfreg_head {
403 /* protect blue flame registers allocations */
404 struct mutex lock;
405 struct list_head list;
406 };
407
408 struct mlx5_bfreg_data {
409 struct mlx5_bfreg_head reg_head;
410 struct mlx5_bfreg_head wc_head;
411 };
412
413 struct mlx5_sq_bfreg {
414 void __iomem *map;
415 struct mlx5_uars_page *up;
416 bool wc;
417 u32 index;
418 unsigned int offset;
419 };
420
421 struct mlx5_core_health {
422 struct health_buffer __iomem *health;
423 __be32 __iomem *health_counter;
424 struct timer_list timer;
425 u32 prev;
426 int miss_counter;
427 u8 synd;
428 u32 fatal_error;
429 u32 crdump_size;
430 /* wq spinlock to synchronize draining */
431 spinlock_t wq_lock;
432 struct workqueue_struct *wq;
433 unsigned long flags;
434 struct work_struct fatal_report_work;
435 struct work_struct report_work;
436 struct devlink_health_reporter *fw_reporter;
437 struct devlink_health_reporter *fw_fatal_reporter;
438 struct delayed_work update_fw_log_ts_work;
439 };
440
441 struct mlx5_qp_table {
442 struct notifier_block nb;
443
444 /* protect radix tree
445 */
446 spinlock_t lock;
447 struct radix_tree_root tree;
448 };
449
450 enum {
451 MLX5_PF_NOTIFY_DISABLE_VF,
452 MLX5_PF_NOTIFY_ENABLE_VF,
453 };
454
455 struct mlx5_vf_context {
456 int enabled;
457 u64 port_guid;
458 u64 node_guid;
459 /* Valid bits are used to validate administrative guid only.
460 * Enabled after ndo_set_vf_guid
461 */
462 u8 port_guid_valid:1;
463 u8 node_guid_valid:1;
464 enum port_state_policy policy;
465 struct blocking_notifier_head notifier;
466 };
467
468 struct mlx5_core_sriov {
469 struct mlx5_vf_context *vfs_ctx;
470 int num_vfs;
471 u16 max_vfs;
472 };
473
474 struct mlx5_fc_pool {
475 struct mlx5_core_dev *dev;
476 struct mutex pool_lock; /* protects pool lists */
477 struct list_head fully_used;
478 struct list_head partially_used;
479 struct list_head unused;
480 int available_fcs;
481 int used_fcs;
482 int threshold;
483 };
484
485 struct mlx5_fc_stats {
486 spinlock_t counters_idr_lock; /* protects counters_idr */
487 struct idr counters_idr;
488 struct list_head counters;
489 struct llist_head addlist;
490 struct llist_head dellist;
491
492 struct workqueue_struct *wq;
493 struct delayed_work work;
494 unsigned long next_query;
495 unsigned long sampling_interval; /* jiffies */
496 u32 *bulk_query_out;
497 int bulk_query_len;
498 size_t num_counters;
499 bool bulk_query_alloc_failed;
500 unsigned long next_bulk_query_alloc;
501 struct mlx5_fc_pool fc_pool;
502 };
503
504 struct mlx5_events;
505 struct mlx5_mpfs;
506 struct mlx5_eswitch;
507 struct mlx5_lag;
508 struct mlx5_devcom;
509 struct mlx5_fw_reset;
510 struct mlx5_eq_table;
511 struct mlx5_irq_table;
512 struct mlx5_vhca_state_notifier;
513 struct mlx5_sf_dev_table;
514 struct mlx5_sf_hw_table;
515 struct mlx5_sf_table;
516
517 struct mlx5_rate_limit {
518 u32 rate;
519 u32 max_burst_sz;
520 u16 typical_pkt_sz;
521 };
522
523 struct mlx5_rl_entry {
524 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
525 u64 refcount;
526 u16 index;
527 u16 uid;
528 u8 dedicated : 1;
529 };
530
531 struct mlx5_rl_table {
532 /* protect rate limit table */
533 struct mutex rl_lock;
534 u16 max_size;
535 u32 max_rate;
536 u32 min_rate;
537 struct mlx5_rl_entry *rl_entry;
538 u64 refcount;
539 };
540
541 struct mlx5_core_roce {
542 struct mlx5_flow_table *ft;
543 struct mlx5_flow_group *fg;
544 struct mlx5_flow_handle *allow_rule;
545 };
546
547 enum {
548 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
549 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
550 /* Set during device detach to block any further devices
551 * creation/deletion on drivers rescan. Unset during device attach.
552 */
553 MLX5_PRIV_FLAGS_DETACH = 1 << 2,
554 };
555
556 struct mlx5_adev {
557 struct auxiliary_device adev;
558 struct mlx5_core_dev *mdev;
559 int idx;
560 };
561
562 struct mlx5_debugfs_entries {
563 struct dentry *dbg_root;
564 struct dentry *qp_debugfs;
565 struct dentry *eq_debugfs;
566 struct dentry *cq_debugfs;
567 struct dentry *cmdif_debugfs;
568 struct dentry *pages_debugfs;
569 struct dentry *lag_debugfs;
570 };
571
572 struct mlx5_ft_pool;
573 struct mlx5_priv {
574 /* IRQ table valid only for real pci devices PF or VF */
575 struct mlx5_irq_table *irq_table;
576 struct mlx5_eq_table *eq_table;
577
578 /* pages stuff */
579 struct mlx5_nb pg_nb;
580 struct workqueue_struct *pg_wq;
581 struct xarray page_root_xa;
582 u32 fw_pages;
583 atomic_t reg_pages;
584 struct list_head free_list;
585 u32 vfs_pages;
586 u32 host_pf_pages;
587 u32 fw_pages_alloc_failed;
588 u32 give_pages_dropped;
589 u32 reclaim_pages_discard;
590
591 struct mlx5_core_health health;
592 struct list_head traps;
593
594 struct mlx5_debugfs_entries dbg;
595
596 /* start: alloc staff */
597 /* protect buffer allocation according to numa node */
598 struct mutex alloc_mutex;
599 int numa_node;
600
601 struct mutex pgdir_mutex;
602 struct list_head pgdir_list;
603 /* end: alloc staff */
604
605 struct list_head ctx_list;
606 spinlock_t ctx_lock;
607 struct mlx5_adev **adev;
608 int adev_idx;
609 int sw_vhca_id;
610 struct mlx5_events *events;
611
612 struct mlx5_flow_steering *steering;
613 struct mlx5_mpfs *mpfs;
614 struct mlx5_eswitch *eswitch;
615 struct mlx5_core_sriov sriov;
616 struct mlx5_lag *lag;
617 u32 flags;
618 struct mlx5_devcom *devcom;
619 struct mlx5_fw_reset *fw_reset;
620 struct mlx5_core_roce roce;
621 struct mlx5_fc_stats fc_stats;
622 struct mlx5_rl_table rl_table;
623 struct mlx5_ft_pool *ft_pool;
624
625 struct mlx5_bfreg_data bfregs;
626 struct mlx5_uars_page *uar;
627 #ifdef CONFIG_MLX5_SF
628 struct mlx5_vhca_state_notifier *vhca_state_notifier;
629 struct mlx5_sf_dev_table *sf_dev_table;
630 struct mlx5_core_dev *parent_mdev;
631 #endif
632 #ifdef CONFIG_MLX5_SF_MANAGER
633 struct mlx5_sf_hw_table *sf_hw_table;
634 struct mlx5_sf_table *sf_table;
635 #endif
636 };
637
638 enum mlx5_device_state {
639 MLX5_DEVICE_STATE_UP = 1,
640 MLX5_DEVICE_STATE_INTERNAL_ERROR,
641 };
642
643 enum mlx5_interface_state {
644 MLX5_INTERFACE_STATE_UP = BIT(0),
645 MLX5_BREAK_FW_WAIT = BIT(1),
646 };
647
648 enum mlx5_pci_status {
649 MLX5_PCI_STATUS_DISABLED,
650 MLX5_PCI_STATUS_ENABLED,
651 };
652
653 enum mlx5_pagefault_type_flags {
654 MLX5_PFAULT_REQUESTOR = 1 << 0,
655 MLX5_PFAULT_WRITE = 1 << 1,
656 MLX5_PFAULT_RDMA = 1 << 2,
657 };
658
659 struct mlx5_td {
660 /* protects tirs list changes while tirs refresh */
661 struct mutex list_lock;
662 struct list_head tirs_list;
663 u32 tdn;
664 };
665
666 struct mlx5e_resources {
667 struct mlx5e_hw_objs {
668 u32 pdn;
669 struct mlx5_td td;
670 u32 mkey;
671 struct mlx5_sq_bfreg bfreg;
672 } hw_objs;
673 struct devlink_port dl_port;
674 struct net_device *uplink_netdev;
675 };
676
677 enum mlx5_sw_icm_type {
678 MLX5_SW_ICM_TYPE_STEERING,
679 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
680 };
681
682 #define MLX5_MAX_RESERVED_GIDS 8
683
684 struct mlx5_rsvd_gids {
685 unsigned int start;
686 unsigned int count;
687 struct ida ida;
688 };
689
690 #define MAX_PIN_NUM 8
691 struct mlx5_pps {
692 u8 pin_caps[MAX_PIN_NUM];
693 struct work_struct out_work;
694 u64 start[MAX_PIN_NUM];
695 u8 enabled;
696 };
697
698 struct mlx5_timer {
699 struct cyclecounter cycles;
700 struct timecounter tc;
701 u32 nominal_c_mult;
702 unsigned long overflow_period;
703 struct delayed_work overflow_work;
704 };
705
706 struct mlx5_clock {
707 struct mlx5_nb pps_nb;
708 seqlock_t lock;
709 struct hwtstamp_config hwtstamp_config;
710 struct ptp_clock *ptp;
711 struct ptp_clock_info ptp_info;
712 struct mlx5_pps pps_info;
713 struct mlx5_timer timer;
714 };
715
716 struct mlx5_dm;
717 struct mlx5_fw_tracer;
718 struct mlx5_vxlan;
719 struct mlx5_geneve;
720 struct mlx5_hv_vhca;
721
722 #define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
723 #define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
724
725 enum {
726 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
727 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
728 };
729
730 enum {
731 MR_CACHE_LAST_STD_ENTRY = 20,
732 MLX5_IMR_MTT_CACHE_ENTRY,
733 MLX5_IMR_KSM_CACHE_ENTRY,
734 MAX_MR_CACHE_ENTRIES
735 };
736
737 struct mlx5_profile {
738 u64 mask;
739 u8 log_max_qp;
740 struct {
741 int size;
742 int limit;
743 } mr_cache[MAX_MR_CACHE_ENTRIES];
744 };
745
746 struct mlx5_hca_cap {
747 u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
748 u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
749 };
750
751 struct mlx5_core_dev {
752 struct device *device;
753 enum mlx5_coredev_type coredev_type;
754 struct pci_dev *pdev;
755 /* sync pci state */
756 struct mutex pci_status_mutex;
757 enum mlx5_pci_status pci_status;
758 u8 rev_id;
759 char board_id[MLX5_BOARD_ID_LEN];
760 struct mlx5_cmd cmd;
761 struct {
762 struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
763 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
764 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
765 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
766 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
767 u8 embedded_cpu;
768 } caps;
769 struct mlx5_timeouts *timeouts;
770 u64 sys_image_guid;
771 phys_addr_t iseg_base;
772 struct mlx5_init_seg __iomem *iseg;
773 phys_addr_t bar_addr;
774 enum mlx5_device_state state;
775 /* sync interface state */
776 struct mutex intf_state_mutex;
777 struct lock_class_key lock_key;
778 unsigned long intf_state;
779 struct mlx5_priv priv;
780 struct mlx5_profile profile;
781 u32 issi;
782 struct mlx5e_resources mlx5e_res;
783 struct mlx5_dm *dm;
784 struct mlx5_vxlan *vxlan;
785 struct mlx5_geneve *geneve;
786 struct {
787 struct mlx5_rsvd_gids reserved_gids;
788 u32 roce_en;
789 } roce;
790 #ifdef CONFIG_MLX5_FPGA
791 struct mlx5_fpga_device *fpga;
792 #endif
793 struct mlx5_clock clock;
794 struct mlx5_ib_clock_info *clock_info;
795 struct mlx5_fw_tracer *tracer;
796 struct mlx5_rsc_dump *rsc_dump;
797 u32 vsc_addr;
798 struct mlx5_hv_vhca *hv_vhca;
799 };
800
801 struct mlx5_db {
802 __be32 *db;
803 union {
804 struct mlx5_db_pgdir *pgdir;
805 struct mlx5_ib_user_db_page *user_page;
806 } u;
807 dma_addr_t dma;
808 int index;
809 };
810
811 enum {
812 MLX5_COMP_EQ_SIZE = 1024,
813 };
814
815 enum {
816 MLX5_PTYS_IB = 1 << 0,
817 MLX5_PTYS_EN = 1 << 2,
818 };
819
820 typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
821
822 enum {
823 MLX5_CMD_ENT_STATE_PENDING_COMP,
824 };
825
826 struct mlx5_cmd_work_ent {
827 unsigned long state;
828 struct mlx5_cmd_msg *in;
829 struct mlx5_cmd_msg *out;
830 void *uout;
831 int uout_size;
832 mlx5_cmd_cbk_t callback;
833 struct delayed_work cb_timeout_work;
834 void *context;
835 int idx;
836 struct completion handling;
837 struct completion done;
838 struct mlx5_cmd *cmd;
839 struct work_struct work;
840 struct mlx5_cmd_layout *lay;
841 int ret;
842 int page_queue;
843 u8 status;
844 u8 token;
845 u64 ts1;
846 u64 ts2;
847 u16 op;
848 bool polling;
849 /* Track the max comp handlers */
850 refcount_t refcnt;
851 };
852
853 struct mlx5_pas {
854 u64 pa;
855 u8 log_sz;
856 };
857
858 enum phy_port_state {
859 MLX5_AAA_111
860 };
861
862 struct mlx5_hca_vport_context {
863 u32 field_select;
864 bool sm_virt_aware;
865 bool has_smi;
866 bool has_raw;
867 enum port_state_policy policy;
868 enum phy_port_state phys_state;
869 enum ib_port_state vport_state;
870 u8 port_physical_state;
871 u64 sys_image_guid;
872 u64 port_guid;
873 u64 node_guid;
874 u32 cap_mask1;
875 u32 cap_mask1_perm;
876 u16 cap_mask2;
877 u16 cap_mask2_perm;
878 u16 lid;
879 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
880 u8 lmc;
881 u8 subnet_timeout;
882 u16 sm_lid;
883 u8 sm_sl;
884 u16 qkey_violation_counter;
885 u16 pkey_violation_counter;
886 bool grh_required;
887 };
888
889 #define STRUCT_FIELD(header, field) \
890 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
891 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
892
893 extern struct dentry *mlx5_debugfs_root;
894
fw_rev_maj(struct mlx5_core_dev * dev)895 static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
896 {
897 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
898 }
899
fw_rev_min(struct mlx5_core_dev * dev)900 static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
901 {
902 return ioread32be(&dev->iseg->fw_rev) >> 16;
903 }
904
fw_rev_sub(struct mlx5_core_dev * dev)905 static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
906 {
907 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
908 }
909
mlx5_base_mkey(const u32 key)910 static inline u32 mlx5_base_mkey(const u32 key)
911 {
912 return key & 0xffffff00u;
913 }
914
wq_get_byte_sz(u8 log_sz,u8 log_stride)915 static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
916 {
917 return ((u32)1 << log_sz) << log_stride;
918 }
919
mlx5_init_fbc_offset(struct mlx5_buf_list * frags,u8 log_stride,u8 log_sz,u16 strides_offset,struct mlx5_frag_buf_ctrl * fbc)920 static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
921 u8 log_stride, u8 log_sz,
922 u16 strides_offset,
923 struct mlx5_frag_buf_ctrl *fbc)
924 {
925 fbc->frags = frags;
926 fbc->log_stride = log_stride;
927 fbc->log_sz = log_sz;
928 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
929 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
930 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
931 fbc->strides_offset = strides_offset;
932 }
933
mlx5_init_fbc(struct mlx5_buf_list * frags,u8 log_stride,u8 log_sz,struct mlx5_frag_buf_ctrl * fbc)934 static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
935 u8 log_stride, u8 log_sz,
936 struct mlx5_frag_buf_ctrl *fbc)
937 {
938 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
939 }
940
mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl * fbc,u32 ix)941 static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
942 u32 ix)
943 {
944 unsigned int frag;
945
946 ix += fbc->strides_offset;
947 frag = ix >> fbc->log_frag_strides;
948
949 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
950 }
951
952 static inline u32
mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl * fbc,u32 ix)953 mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
954 {
955 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
956
957 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
958 }
959
960 enum {
961 CMD_ALLOWED_OPCODE_ALL,
962 };
963
964 void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
965 void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
966 void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
967
968 struct mlx5_async_ctx {
969 struct mlx5_core_dev *dev;
970 atomic_t num_inflight;
971 struct wait_queue_head wait;
972 };
973
974 struct mlx5_async_work;
975
976 typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
977
978 struct mlx5_async_work {
979 struct mlx5_async_ctx *ctx;
980 mlx5_async_cbk_t user_callback;
981 u16 opcode; /* cmd opcode */
982 void *out; /* pointer to the cmd output buffer */
983 };
984
985 void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
986 struct mlx5_async_ctx *ctx);
987 void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
988 int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
989 void *out, int out_size, mlx5_async_cbk_t callback,
990 struct mlx5_async_work *work);
991 void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
992 int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
993 int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
994 int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
995 int out_size);
996
997 #define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
998 ({ \
999 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
1000 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
1001 })
1002
1003 #define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
1004 ({ \
1005 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
1006 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
1007 })
1008
1009 int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1010 void *out, int out_size);
1011 bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
1012
1013 int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
1014 void mlx5_health_flush(struct mlx5_core_dev *dev);
1015 void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1016 int mlx5_health_init(struct mlx5_core_dev *dev);
1017 void mlx5_start_health_poll(struct mlx5_core_dev *dev);
1018 void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
1019 void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
1020 void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
1021 int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1022 struct mlx5_frag_buf *buf, int node);
1023 void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1024 struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1025 gfp_t flags, int npages);
1026 void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1027 struct mlx5_cmd_mailbox *head);
1028 int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
1029 int inlen);
1030 int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
1031 int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
1032 int outlen);
1033 int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1034 int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1035 int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1036 void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1037 void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1038 void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1039 void mlx5_pages_debugfs_init(struct mlx5_core_dev *dev);
1040 void mlx5_pages_debugfs_cleanup(struct mlx5_core_dev *dev);
1041 void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1042 s32 npages, bool ec_function);
1043 int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1044 int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1045 void mlx5_register_debugfs(void);
1046 void mlx5_unregister_debugfs(void);
1047
1048 void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1049 void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
1050 int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
1051 int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1052 int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1053
1054 struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev);
1055 void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1056 void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1057 int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
1058 void *data_out, int size_out, u16 reg_id, int arg,
1059 int write, bool verbose);
1060 int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1061 int size_in, void *data_out, int size_out,
1062 u16 reg_num, int arg, int write);
1063
1064 int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1065 int node);
1066
mlx5_db_alloc(struct mlx5_core_dev * dev,struct mlx5_db * db)1067 static inline int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db)
1068 {
1069 return mlx5_db_alloc_node(dev, db, dev->priv.numa_node);
1070 }
1071
1072 void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1073
1074 const char *mlx5_command_str(int command);
1075 void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1076 void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1077 int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1078 int npsvs, u32 *sig_index);
1079 int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1080 void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1081 int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1082 struct mlx5_odp_caps *odp_caps);
1083 int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1084 u8 port_num, void *out, size_t sz);
1085
1086 int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1087 void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1088 int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1089 struct mlx5_rate_limit *rl);
1090 void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1091 bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1092 int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1093 bool dedicated_entry, u16 *index);
1094 void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
1095 bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1096 struct mlx5_rate_limit *rl_1);
1097 int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1098 bool map_wc, bool fast_path);
1099 void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1100
1101 unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1102 struct cpumask *
1103 mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
1104 unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1105 int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1106 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1107 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1108
mlx5_mkey_to_idx(u32 mkey)1109 static inline u32 mlx5_mkey_to_idx(u32 mkey)
1110 {
1111 return mkey >> 8;
1112 }
1113
mlx5_idx_to_mkey(u32 mkey_idx)1114 static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1115 {
1116 return mkey_idx << 8;
1117 }
1118
mlx5_mkey_variant(u32 mkey)1119 static inline u8 mlx5_mkey_variant(u32 mkey)
1120 {
1121 return mkey & 0xff;
1122 }
1123
1124 /* Async-atomic event notifier used by mlx5 core to forward FW
1125 * evetns received from event queue to mlx5 consumers.
1126 * Optimise event queue dipatching.
1127 */
1128 int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1129 int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1130
1131 /* Async-atomic event notifier used for forwarding
1132 * evetns from the event queue into the to mlx5 events dispatcher,
1133 * eswitch, clock and others.
1134 */
1135 int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1136 int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1137
1138 /* Blocking event notifier used to forward SW events, used for slow path */
1139 int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1140 int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1141 int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1142 void *data);
1143
1144 int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1145
1146 int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1147 int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1148 bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1149 bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
1150 bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
1151 bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1152 bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
1153 struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1154 u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1155 struct net_device *slave);
1156 int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1157 u64 *values,
1158 int num_counters,
1159 size_t *offsets);
1160 struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev);
1161 u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev);
1162 struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1163 void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1164 int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1165 u64 length, u32 log_alignment, u16 uid,
1166 phys_addr_t *addr, u32 *obj_id);
1167 int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1168 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
1169
1170 struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev);
1171 void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev);
1172
1173 int mlx5_sriov_blocking_notifier_register(struct mlx5_core_dev *mdev,
1174 int vf_id,
1175 struct notifier_block *nb);
1176 void mlx5_sriov_blocking_notifier_unregister(struct mlx5_core_dev *mdev,
1177 int vf_id,
1178 struct notifier_block *nb);
1179 #ifdef CONFIG_MLX5_CORE_IPOIB
1180 struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1181 struct ib_device *ibdev,
1182 const char *name,
1183 void (*setup)(struct net_device *));
1184 #endif /* CONFIG_MLX5_CORE_IPOIB */
1185 int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1186 struct ib_device *device,
1187 struct rdma_netdev_alloc_params *params);
1188
1189 enum {
1190 MLX5_PCI_DEV_IS_VF = 1 << 0,
1191 };
1192
mlx5_core_is_pf(const struct mlx5_core_dev * dev)1193 static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
1194 {
1195 return dev->coredev_type == MLX5_COREDEV_PF;
1196 }
1197
mlx5_core_is_vf(const struct mlx5_core_dev * dev)1198 static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1199 {
1200 return dev->coredev_type == MLX5_COREDEV_VF;
1201 }
1202
mlx5_core_is_ecpf(const struct mlx5_core_dev * dev)1203 static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
1204 {
1205 return dev->caps.embedded_cpu;
1206 }
1207
1208 static inline bool
mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev * dev)1209 mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
1210 {
1211 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1212 }
1213
mlx5_ecpf_vport_exists(const struct mlx5_core_dev * dev)1214 static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
1215 {
1216 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1217 }
1218
mlx5_core_max_vfs(const struct mlx5_core_dev * dev)1219 static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
1220 {
1221 return dev->priv.sriov.max_vfs;
1222 }
1223
mlx5_get_gid_table_len(u16 param)1224 static inline int mlx5_get_gid_table_len(u16 param)
1225 {
1226 if (param > 4) {
1227 pr_warn("gid table length is zero\n");
1228 return 0;
1229 }
1230
1231 return 8 * (1 << param);
1232 }
1233
mlx5_rl_is_supported(struct mlx5_core_dev * dev)1234 static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1235 {
1236 return !!(dev->priv.rl_table.max_size);
1237 }
1238
mlx5_core_is_mp_slave(struct mlx5_core_dev * dev)1239 static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1240 {
1241 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1242 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1243 }
1244
mlx5_core_is_mp_master(struct mlx5_core_dev * dev)1245 static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1246 {
1247 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1248 }
1249
mlx5_core_mp_enabled(struct mlx5_core_dev * dev)1250 static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1251 {
1252 return mlx5_core_is_mp_slave(dev) ||
1253 mlx5_core_is_mp_master(dev);
1254 }
1255
mlx5_core_native_port_num(struct mlx5_core_dev * dev)1256 static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1257 {
1258 if (!mlx5_core_mp_enabled(dev))
1259 return 1;
1260
1261 return MLX5_CAP_GEN(dev, native_port_num);
1262 }
1263
mlx5_get_dev_index(struct mlx5_core_dev * dev)1264 static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
1265 {
1266 int idx = MLX5_CAP_GEN(dev, native_port_num);
1267
1268 if (idx >= 1 && idx <= MLX5_MAX_PORTS)
1269 return idx - 1;
1270 else
1271 return PCI_FUNC(dev->pdev->devfn);
1272 }
1273
1274 enum {
1275 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1276 };
1277
1278 bool mlx5_is_roce_on(struct mlx5_core_dev *dev);
1279
mlx5_get_roce_state(struct mlx5_core_dev * dev)1280 static inline bool mlx5_get_roce_state(struct mlx5_core_dev *dev)
1281 {
1282 if (MLX5_CAP_GEN(dev, roce_rw_supported))
1283 return MLX5_CAP_GEN(dev, roce);
1284
1285 /* If RoCE cap is read-only in FW, get RoCE state from devlink
1286 * in order to support RoCE enable/disable feature
1287 */
1288 return mlx5_is_roce_on(dev);
1289 }
1290
1291 #endif /* MLX5_DRIVER_H */
1292