1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright(c) 2019 Intel Corporation. All rights rsvd. */
3 #include <linux/init.h>
4 #include <linux/kernel.h>
5 #include <linux/module.h>
6 #include <linux/pci.h>
7 #include <linux/io-64-nonatomic-lo-hi.h>
8 #include <linux/dmaengine.h>
9 #include <linux/irq.h>
10 #include <linux/msi.h>
11 #include <uapi/linux/idxd.h>
12 #include "../dmaengine.h"
13 #include "idxd.h"
14 #include "registers.h"
15
16 static void idxd_cmd_exec(struct idxd_device *idxd, int cmd_code, u32 operand,
17 u32 *status);
18 static void idxd_device_wqs_clear_state(struct idxd_device *idxd);
19 static void idxd_wq_disable_cleanup(struct idxd_wq *wq);
20
21 /* Interrupt control bits */
idxd_unmask_error_interrupts(struct idxd_device * idxd)22 void idxd_unmask_error_interrupts(struct idxd_device *idxd)
23 {
24 union genctrl_reg genctrl;
25
26 genctrl.bits = ioread32(idxd->reg_base + IDXD_GENCTRL_OFFSET);
27 genctrl.softerr_int_en = 1;
28 genctrl.halt_int_en = 1;
29 iowrite32(genctrl.bits, idxd->reg_base + IDXD_GENCTRL_OFFSET);
30 }
31
idxd_mask_error_interrupts(struct idxd_device * idxd)32 void idxd_mask_error_interrupts(struct idxd_device *idxd)
33 {
34 union genctrl_reg genctrl;
35
36 genctrl.bits = ioread32(idxd->reg_base + IDXD_GENCTRL_OFFSET);
37 genctrl.softerr_int_en = 0;
38 genctrl.halt_int_en = 0;
39 iowrite32(genctrl.bits, idxd->reg_base + IDXD_GENCTRL_OFFSET);
40 }
41
free_hw_descs(struct idxd_wq * wq)42 static void free_hw_descs(struct idxd_wq *wq)
43 {
44 int i;
45
46 for (i = 0; i < wq->num_descs; i++)
47 kfree(wq->hw_descs[i]);
48
49 kfree(wq->hw_descs);
50 }
51
alloc_hw_descs(struct idxd_wq * wq,int num)52 static int alloc_hw_descs(struct idxd_wq *wq, int num)
53 {
54 struct device *dev = &wq->idxd->pdev->dev;
55 int i;
56 int node = dev_to_node(dev);
57
58 wq->hw_descs = kcalloc_node(num, sizeof(struct dsa_hw_desc *),
59 GFP_KERNEL, node);
60 if (!wq->hw_descs)
61 return -ENOMEM;
62
63 for (i = 0; i < num; i++) {
64 wq->hw_descs[i] = kzalloc_node(sizeof(*wq->hw_descs[i]),
65 GFP_KERNEL, node);
66 if (!wq->hw_descs[i]) {
67 free_hw_descs(wq);
68 return -ENOMEM;
69 }
70 }
71
72 return 0;
73 }
74
free_descs(struct idxd_wq * wq)75 static void free_descs(struct idxd_wq *wq)
76 {
77 int i;
78
79 for (i = 0; i < wq->num_descs; i++)
80 kfree(wq->descs[i]);
81
82 kfree(wq->descs);
83 }
84
alloc_descs(struct idxd_wq * wq,int num)85 static int alloc_descs(struct idxd_wq *wq, int num)
86 {
87 struct device *dev = &wq->idxd->pdev->dev;
88 int i;
89 int node = dev_to_node(dev);
90
91 wq->descs = kcalloc_node(num, sizeof(struct idxd_desc *),
92 GFP_KERNEL, node);
93 if (!wq->descs)
94 return -ENOMEM;
95
96 for (i = 0; i < num; i++) {
97 wq->descs[i] = kzalloc_node(sizeof(*wq->descs[i]),
98 GFP_KERNEL, node);
99 if (!wq->descs[i]) {
100 free_descs(wq);
101 return -ENOMEM;
102 }
103 }
104
105 return 0;
106 }
107
108 /* WQ control bits */
idxd_wq_alloc_resources(struct idxd_wq * wq)109 int idxd_wq_alloc_resources(struct idxd_wq *wq)
110 {
111 struct idxd_device *idxd = wq->idxd;
112 struct device *dev = &idxd->pdev->dev;
113 int rc, num_descs, i;
114
115 if (wq->type != IDXD_WQT_KERNEL)
116 return 0;
117
118 num_descs = wq_dedicated(wq) ? wq->size : wq->threshold;
119 wq->num_descs = num_descs;
120
121 rc = alloc_hw_descs(wq, num_descs);
122 if (rc < 0)
123 return rc;
124
125 wq->compls_size = num_descs * idxd->data->compl_size;
126 wq->compls = dma_alloc_coherent(dev, wq->compls_size, &wq->compls_addr, GFP_KERNEL);
127 if (!wq->compls) {
128 rc = -ENOMEM;
129 goto fail_alloc_compls;
130 }
131
132 rc = alloc_descs(wq, num_descs);
133 if (rc < 0)
134 goto fail_alloc_descs;
135
136 rc = sbitmap_queue_init_node(&wq->sbq, num_descs, -1, false, GFP_KERNEL,
137 dev_to_node(dev));
138 if (rc < 0)
139 goto fail_sbitmap_init;
140
141 for (i = 0; i < num_descs; i++) {
142 struct idxd_desc *desc = wq->descs[i];
143
144 desc->hw = wq->hw_descs[i];
145 if (idxd->data->type == IDXD_TYPE_DSA)
146 desc->completion = &wq->compls[i];
147 else if (idxd->data->type == IDXD_TYPE_IAX)
148 desc->iax_completion = &wq->iax_compls[i];
149 desc->compl_dma = wq->compls_addr + idxd->data->compl_size * i;
150 desc->id = i;
151 desc->wq = wq;
152 desc->cpu = -1;
153 }
154
155 return 0;
156
157 fail_sbitmap_init:
158 free_descs(wq);
159 fail_alloc_descs:
160 dma_free_coherent(dev, wq->compls_size, wq->compls, wq->compls_addr);
161 fail_alloc_compls:
162 free_hw_descs(wq);
163 return rc;
164 }
165
idxd_wq_free_resources(struct idxd_wq * wq)166 void idxd_wq_free_resources(struct idxd_wq *wq)
167 {
168 struct device *dev = &wq->idxd->pdev->dev;
169
170 if (wq->type != IDXD_WQT_KERNEL)
171 return;
172
173 free_hw_descs(wq);
174 free_descs(wq);
175 dma_free_coherent(dev, wq->compls_size, wq->compls, wq->compls_addr);
176 sbitmap_queue_free(&wq->sbq);
177 }
178
idxd_wq_enable(struct idxd_wq * wq)179 int idxd_wq_enable(struct idxd_wq *wq)
180 {
181 struct idxd_device *idxd = wq->idxd;
182 struct device *dev = &idxd->pdev->dev;
183 u32 status;
184
185 if (wq->state == IDXD_WQ_ENABLED) {
186 dev_dbg(dev, "WQ %d already enabled\n", wq->id);
187 return 0;
188 }
189
190 idxd_cmd_exec(idxd, IDXD_CMD_ENABLE_WQ, wq->id, &status);
191
192 if (status != IDXD_CMDSTS_SUCCESS &&
193 status != IDXD_CMDSTS_ERR_WQ_ENABLED) {
194 dev_dbg(dev, "WQ enable failed: %#x\n", status);
195 return -ENXIO;
196 }
197
198 wq->state = IDXD_WQ_ENABLED;
199 set_bit(wq->id, idxd->wq_enable_map);
200 dev_dbg(dev, "WQ %d enabled\n", wq->id);
201 return 0;
202 }
203
idxd_wq_disable(struct idxd_wq * wq,bool reset_config)204 int idxd_wq_disable(struct idxd_wq *wq, bool reset_config)
205 {
206 struct idxd_device *idxd = wq->idxd;
207 struct device *dev = &idxd->pdev->dev;
208 u32 status, operand;
209
210 dev_dbg(dev, "Disabling WQ %d\n", wq->id);
211
212 if (wq->state != IDXD_WQ_ENABLED) {
213 dev_dbg(dev, "WQ %d in wrong state: %d\n", wq->id, wq->state);
214 return 0;
215 }
216
217 operand = BIT(wq->id % 16) | ((wq->id / 16) << 16);
218 idxd_cmd_exec(idxd, IDXD_CMD_DISABLE_WQ, operand, &status);
219
220 if (status != IDXD_CMDSTS_SUCCESS) {
221 dev_dbg(dev, "WQ disable failed: %#x\n", status);
222 return -ENXIO;
223 }
224
225 if (reset_config)
226 idxd_wq_disable_cleanup(wq);
227 clear_bit(wq->id, idxd->wq_enable_map);
228 wq->state = IDXD_WQ_DISABLED;
229 dev_dbg(dev, "WQ %d disabled\n", wq->id);
230 return 0;
231 }
232
idxd_wq_drain(struct idxd_wq * wq)233 void idxd_wq_drain(struct idxd_wq *wq)
234 {
235 struct idxd_device *idxd = wq->idxd;
236 struct device *dev = &idxd->pdev->dev;
237 u32 operand;
238
239 if (wq->state != IDXD_WQ_ENABLED) {
240 dev_dbg(dev, "WQ %d in wrong state: %d\n", wq->id, wq->state);
241 return;
242 }
243
244 dev_dbg(dev, "Draining WQ %d\n", wq->id);
245 operand = BIT(wq->id % 16) | ((wq->id / 16) << 16);
246 idxd_cmd_exec(idxd, IDXD_CMD_DRAIN_WQ, operand, NULL);
247 }
248
idxd_wq_reset(struct idxd_wq * wq)249 void idxd_wq_reset(struct idxd_wq *wq)
250 {
251 struct idxd_device *idxd = wq->idxd;
252 struct device *dev = &idxd->pdev->dev;
253 u32 operand;
254
255 if (wq->state != IDXD_WQ_ENABLED) {
256 dev_dbg(dev, "WQ %d in wrong state: %d\n", wq->id, wq->state);
257 return;
258 }
259
260 operand = BIT(wq->id % 16) | ((wq->id / 16) << 16);
261 idxd_cmd_exec(idxd, IDXD_CMD_RESET_WQ, operand, NULL);
262 idxd_wq_disable_cleanup(wq);
263 }
264
idxd_wq_map_portal(struct idxd_wq * wq)265 int idxd_wq_map_portal(struct idxd_wq *wq)
266 {
267 struct idxd_device *idxd = wq->idxd;
268 struct pci_dev *pdev = idxd->pdev;
269 struct device *dev = &pdev->dev;
270 resource_size_t start;
271
272 start = pci_resource_start(pdev, IDXD_WQ_BAR);
273 start += idxd_get_wq_portal_full_offset(wq->id, IDXD_PORTAL_LIMITED);
274
275 wq->portal = devm_ioremap(dev, start, IDXD_PORTAL_SIZE);
276 if (!wq->portal)
277 return -ENOMEM;
278
279 return 0;
280 }
281
idxd_wq_unmap_portal(struct idxd_wq * wq)282 void idxd_wq_unmap_portal(struct idxd_wq *wq)
283 {
284 struct device *dev = &wq->idxd->pdev->dev;
285
286 devm_iounmap(dev, wq->portal);
287 wq->portal = NULL;
288 wq->portal_offset = 0;
289 }
290
idxd_wqs_unmap_portal(struct idxd_device * idxd)291 void idxd_wqs_unmap_portal(struct idxd_device *idxd)
292 {
293 int i;
294
295 for (i = 0; i < idxd->max_wqs; i++) {
296 struct idxd_wq *wq = idxd->wqs[i];
297
298 if (wq->portal)
299 idxd_wq_unmap_portal(wq);
300 }
301 }
302
__idxd_wq_set_priv_locked(struct idxd_wq * wq,int priv)303 static void __idxd_wq_set_priv_locked(struct idxd_wq *wq, int priv)
304 {
305 struct idxd_device *idxd = wq->idxd;
306 union wqcfg wqcfg;
307 unsigned int offset;
308
309 offset = WQCFG_OFFSET(idxd, wq->id, WQCFG_PRIVL_IDX);
310 spin_lock(&idxd->dev_lock);
311 wqcfg.bits[WQCFG_PRIVL_IDX] = ioread32(idxd->reg_base + offset);
312 wqcfg.priv = priv;
313 wq->wqcfg->bits[WQCFG_PRIVL_IDX] = wqcfg.bits[WQCFG_PRIVL_IDX];
314 iowrite32(wqcfg.bits[WQCFG_PRIVL_IDX], idxd->reg_base + offset);
315 spin_unlock(&idxd->dev_lock);
316 }
317
__idxd_wq_set_pasid_locked(struct idxd_wq * wq,int pasid)318 static void __idxd_wq_set_pasid_locked(struct idxd_wq *wq, int pasid)
319 {
320 struct idxd_device *idxd = wq->idxd;
321 union wqcfg wqcfg;
322 unsigned int offset;
323
324 offset = WQCFG_OFFSET(idxd, wq->id, WQCFG_PASID_IDX);
325 spin_lock(&idxd->dev_lock);
326 wqcfg.bits[WQCFG_PASID_IDX] = ioread32(idxd->reg_base + offset);
327 wqcfg.pasid_en = 1;
328 wqcfg.pasid = pasid;
329 wq->wqcfg->bits[WQCFG_PASID_IDX] = wqcfg.bits[WQCFG_PASID_IDX];
330 iowrite32(wqcfg.bits[WQCFG_PASID_IDX], idxd->reg_base + offset);
331 spin_unlock(&idxd->dev_lock);
332 }
333
idxd_wq_set_pasid(struct idxd_wq * wq,int pasid)334 int idxd_wq_set_pasid(struct idxd_wq *wq, int pasid)
335 {
336 int rc;
337
338 rc = idxd_wq_disable(wq, false);
339 if (rc < 0)
340 return rc;
341
342 __idxd_wq_set_pasid_locked(wq, pasid);
343
344 rc = idxd_wq_enable(wq);
345 if (rc < 0)
346 return rc;
347
348 return 0;
349 }
350
idxd_wq_disable_pasid(struct idxd_wq * wq)351 int idxd_wq_disable_pasid(struct idxd_wq *wq)
352 {
353 struct idxd_device *idxd = wq->idxd;
354 int rc;
355 union wqcfg wqcfg;
356 unsigned int offset;
357
358 rc = idxd_wq_disable(wq, false);
359 if (rc < 0)
360 return rc;
361
362 offset = WQCFG_OFFSET(idxd, wq->id, WQCFG_PASID_IDX);
363 spin_lock(&idxd->dev_lock);
364 wqcfg.bits[WQCFG_PASID_IDX] = ioread32(idxd->reg_base + offset);
365 wqcfg.pasid_en = 0;
366 wqcfg.pasid = 0;
367 iowrite32(wqcfg.bits[WQCFG_PASID_IDX], idxd->reg_base + offset);
368 spin_unlock(&idxd->dev_lock);
369
370 rc = idxd_wq_enable(wq);
371 if (rc < 0)
372 return rc;
373
374 return 0;
375 }
376
idxd_wq_disable_cleanup(struct idxd_wq * wq)377 static void idxd_wq_disable_cleanup(struct idxd_wq *wq)
378 {
379 struct idxd_device *idxd = wq->idxd;
380
381 lockdep_assert_held(&wq->wq_lock);
382 wq->state = IDXD_WQ_DISABLED;
383 memset(wq->wqcfg, 0, idxd->wqcfg_size);
384 wq->type = IDXD_WQT_NONE;
385 wq->threshold = 0;
386 wq->priority = 0;
387 wq->enqcmds_retries = IDXD_ENQCMDS_RETRIES;
388 clear_bit(WQ_FLAG_DEDICATED, &wq->flags);
389 clear_bit(WQ_FLAG_BLOCK_ON_FAULT, &wq->flags);
390 clear_bit(WQ_FLAG_ATS_DISABLE, &wq->flags);
391 memset(wq->name, 0, WQ_NAME_SIZE);
392 wq->max_xfer_bytes = WQ_DEFAULT_MAX_XFER;
393 idxd_wq_set_max_batch_size(idxd->data->type, wq, WQ_DEFAULT_MAX_BATCH);
394 if (wq->opcap_bmap)
395 bitmap_copy(wq->opcap_bmap, idxd->opcap_bmap, IDXD_MAX_OPCAP_BITS);
396 }
397
idxd_wq_device_reset_cleanup(struct idxd_wq * wq)398 static void idxd_wq_device_reset_cleanup(struct idxd_wq *wq)
399 {
400 lockdep_assert_held(&wq->wq_lock);
401
402 wq->size = 0;
403 wq->group = NULL;
404 }
405
idxd_wq_ref_release(struct percpu_ref * ref)406 static void idxd_wq_ref_release(struct percpu_ref *ref)
407 {
408 struct idxd_wq *wq = container_of(ref, struct idxd_wq, wq_active);
409
410 complete(&wq->wq_dead);
411 }
412
idxd_wq_init_percpu_ref(struct idxd_wq * wq)413 int idxd_wq_init_percpu_ref(struct idxd_wq *wq)
414 {
415 int rc;
416
417 memset(&wq->wq_active, 0, sizeof(wq->wq_active));
418 rc = percpu_ref_init(&wq->wq_active, idxd_wq_ref_release,
419 PERCPU_REF_ALLOW_REINIT, GFP_KERNEL);
420 if (rc < 0)
421 return rc;
422 reinit_completion(&wq->wq_dead);
423 reinit_completion(&wq->wq_resurrect);
424 return 0;
425 }
426
__idxd_wq_quiesce(struct idxd_wq * wq)427 void __idxd_wq_quiesce(struct idxd_wq *wq)
428 {
429 lockdep_assert_held(&wq->wq_lock);
430 reinit_completion(&wq->wq_resurrect);
431 percpu_ref_kill(&wq->wq_active);
432 complete_all(&wq->wq_resurrect);
433 wait_for_completion(&wq->wq_dead);
434 }
435
idxd_wq_quiesce(struct idxd_wq * wq)436 void idxd_wq_quiesce(struct idxd_wq *wq)
437 {
438 mutex_lock(&wq->wq_lock);
439 __idxd_wq_quiesce(wq);
440 mutex_unlock(&wq->wq_lock);
441 }
442
443 /* Device control bits */
idxd_is_enabled(struct idxd_device * idxd)444 static inline bool idxd_is_enabled(struct idxd_device *idxd)
445 {
446 union gensts_reg gensts;
447
448 gensts.bits = ioread32(idxd->reg_base + IDXD_GENSTATS_OFFSET);
449
450 if (gensts.state == IDXD_DEVICE_STATE_ENABLED)
451 return true;
452 return false;
453 }
454
idxd_device_is_halted(struct idxd_device * idxd)455 static inline bool idxd_device_is_halted(struct idxd_device *idxd)
456 {
457 union gensts_reg gensts;
458
459 gensts.bits = ioread32(idxd->reg_base + IDXD_GENSTATS_OFFSET);
460
461 return (gensts.state == IDXD_DEVICE_STATE_HALT);
462 }
463
464 /*
465 * This is function is only used for reset during probe and will
466 * poll for completion. Once the device is setup with interrupts,
467 * all commands will be done via interrupt completion.
468 */
idxd_device_init_reset(struct idxd_device * idxd)469 int idxd_device_init_reset(struct idxd_device *idxd)
470 {
471 struct device *dev = &idxd->pdev->dev;
472 union idxd_command_reg cmd;
473
474 if (idxd_device_is_halted(idxd)) {
475 dev_warn(&idxd->pdev->dev, "Device is HALTED!\n");
476 return -ENXIO;
477 }
478
479 memset(&cmd, 0, sizeof(cmd));
480 cmd.cmd = IDXD_CMD_RESET_DEVICE;
481 dev_dbg(dev, "%s: sending reset for init.\n", __func__);
482 spin_lock(&idxd->cmd_lock);
483 iowrite32(cmd.bits, idxd->reg_base + IDXD_CMD_OFFSET);
484
485 while (ioread32(idxd->reg_base + IDXD_CMDSTS_OFFSET) &
486 IDXD_CMDSTS_ACTIVE)
487 cpu_relax();
488 spin_unlock(&idxd->cmd_lock);
489 return 0;
490 }
491
idxd_cmd_exec(struct idxd_device * idxd,int cmd_code,u32 operand,u32 * status)492 static void idxd_cmd_exec(struct idxd_device *idxd, int cmd_code, u32 operand,
493 u32 *status)
494 {
495 union idxd_command_reg cmd;
496 DECLARE_COMPLETION_ONSTACK(done);
497 u32 stat;
498
499 if (idxd_device_is_halted(idxd)) {
500 dev_warn(&idxd->pdev->dev, "Device is HALTED!\n");
501 if (status)
502 *status = IDXD_CMDSTS_HW_ERR;
503 return;
504 }
505
506 memset(&cmd, 0, sizeof(cmd));
507 cmd.cmd = cmd_code;
508 cmd.operand = operand;
509 cmd.int_req = 1;
510
511 spin_lock(&idxd->cmd_lock);
512 wait_event_lock_irq(idxd->cmd_waitq,
513 !test_bit(IDXD_FLAG_CMD_RUNNING, &idxd->flags),
514 idxd->cmd_lock);
515
516 dev_dbg(&idxd->pdev->dev, "%s: sending cmd: %#x op: %#x\n",
517 __func__, cmd_code, operand);
518
519 idxd->cmd_status = 0;
520 __set_bit(IDXD_FLAG_CMD_RUNNING, &idxd->flags);
521 idxd->cmd_done = &done;
522 iowrite32(cmd.bits, idxd->reg_base + IDXD_CMD_OFFSET);
523
524 /*
525 * After command submitted, release lock and go to sleep until
526 * the command completes via interrupt.
527 */
528 spin_unlock(&idxd->cmd_lock);
529 wait_for_completion(&done);
530 stat = ioread32(idxd->reg_base + IDXD_CMDSTS_OFFSET);
531 spin_lock(&idxd->cmd_lock);
532 if (status)
533 *status = stat;
534 idxd->cmd_status = stat & GENMASK(7, 0);
535
536 __clear_bit(IDXD_FLAG_CMD_RUNNING, &idxd->flags);
537 /* Wake up other pending commands */
538 wake_up(&idxd->cmd_waitq);
539 spin_unlock(&idxd->cmd_lock);
540 }
541
idxd_device_enable(struct idxd_device * idxd)542 int idxd_device_enable(struct idxd_device *idxd)
543 {
544 struct device *dev = &idxd->pdev->dev;
545 u32 status;
546
547 if (idxd_is_enabled(idxd)) {
548 dev_dbg(dev, "Device already enabled\n");
549 return -ENXIO;
550 }
551
552 idxd_cmd_exec(idxd, IDXD_CMD_ENABLE_DEVICE, 0, &status);
553
554 /* If the command is successful or if the device was enabled */
555 if (status != IDXD_CMDSTS_SUCCESS &&
556 status != IDXD_CMDSTS_ERR_DEV_ENABLED) {
557 dev_dbg(dev, "%s: err_code: %#x\n", __func__, status);
558 return -ENXIO;
559 }
560
561 idxd->state = IDXD_DEV_ENABLED;
562 return 0;
563 }
564
idxd_device_disable(struct idxd_device * idxd)565 int idxd_device_disable(struct idxd_device *idxd)
566 {
567 struct device *dev = &idxd->pdev->dev;
568 u32 status;
569
570 if (!idxd_is_enabled(idxd)) {
571 dev_dbg(dev, "Device is not enabled\n");
572 return 0;
573 }
574
575 idxd_cmd_exec(idxd, IDXD_CMD_DISABLE_DEVICE, 0, &status);
576
577 /* If the command is successful or if the device was disabled */
578 if (status != IDXD_CMDSTS_SUCCESS &&
579 !(status & IDXD_CMDSTS_ERR_DIS_DEV_EN)) {
580 dev_dbg(dev, "%s: err_code: %#x\n", __func__, status);
581 return -ENXIO;
582 }
583
584 idxd_device_clear_state(idxd);
585 return 0;
586 }
587
idxd_device_reset(struct idxd_device * idxd)588 void idxd_device_reset(struct idxd_device *idxd)
589 {
590 idxd_cmd_exec(idxd, IDXD_CMD_RESET_DEVICE, 0, NULL);
591 idxd_device_clear_state(idxd);
592 spin_lock(&idxd->dev_lock);
593 idxd_unmask_error_interrupts(idxd);
594 spin_unlock(&idxd->dev_lock);
595 }
596
idxd_device_drain_pasid(struct idxd_device * idxd,int pasid)597 void idxd_device_drain_pasid(struct idxd_device *idxd, int pasid)
598 {
599 struct device *dev = &idxd->pdev->dev;
600 u32 operand;
601
602 operand = pasid;
603 dev_dbg(dev, "cmd: %u operand: %#x\n", IDXD_CMD_DRAIN_PASID, operand);
604 idxd_cmd_exec(idxd, IDXD_CMD_DRAIN_PASID, operand, NULL);
605 dev_dbg(dev, "pasid %d drained\n", pasid);
606 }
607
idxd_device_request_int_handle(struct idxd_device * idxd,int idx,int * handle,enum idxd_interrupt_type irq_type)608 int idxd_device_request_int_handle(struct idxd_device *idxd, int idx, int *handle,
609 enum idxd_interrupt_type irq_type)
610 {
611 struct device *dev = &idxd->pdev->dev;
612 u32 operand, status;
613
614 if (!(idxd->hw.cmd_cap & BIT(IDXD_CMD_REQUEST_INT_HANDLE)))
615 return -EOPNOTSUPP;
616
617 dev_dbg(dev, "get int handle, idx %d\n", idx);
618
619 operand = idx & GENMASK(15, 0);
620 if (irq_type == IDXD_IRQ_IMS)
621 operand |= CMD_INT_HANDLE_IMS;
622
623 dev_dbg(dev, "cmd: %u operand: %#x\n", IDXD_CMD_REQUEST_INT_HANDLE, operand);
624
625 idxd_cmd_exec(idxd, IDXD_CMD_REQUEST_INT_HANDLE, operand, &status);
626
627 if ((status & IDXD_CMDSTS_ERR_MASK) != IDXD_CMDSTS_SUCCESS) {
628 dev_dbg(dev, "request int handle failed: %#x\n", status);
629 return -ENXIO;
630 }
631
632 *handle = (status >> IDXD_CMDSTS_RES_SHIFT) & GENMASK(15, 0);
633
634 dev_dbg(dev, "int handle acquired: %u\n", *handle);
635 return 0;
636 }
637
idxd_device_release_int_handle(struct idxd_device * idxd,int handle,enum idxd_interrupt_type irq_type)638 int idxd_device_release_int_handle(struct idxd_device *idxd, int handle,
639 enum idxd_interrupt_type irq_type)
640 {
641 struct device *dev = &idxd->pdev->dev;
642 u32 operand, status;
643 union idxd_command_reg cmd;
644
645 if (!(idxd->hw.cmd_cap & BIT(IDXD_CMD_RELEASE_INT_HANDLE)))
646 return -EOPNOTSUPP;
647
648 dev_dbg(dev, "release int handle, handle %d\n", handle);
649
650 memset(&cmd, 0, sizeof(cmd));
651 operand = handle & GENMASK(15, 0);
652
653 if (irq_type == IDXD_IRQ_IMS)
654 operand |= CMD_INT_HANDLE_IMS;
655
656 cmd.cmd = IDXD_CMD_RELEASE_INT_HANDLE;
657 cmd.operand = operand;
658
659 dev_dbg(dev, "cmd: %u operand: %#x\n", IDXD_CMD_RELEASE_INT_HANDLE, operand);
660
661 spin_lock(&idxd->cmd_lock);
662 iowrite32(cmd.bits, idxd->reg_base + IDXD_CMD_OFFSET);
663
664 while (ioread32(idxd->reg_base + IDXD_CMDSTS_OFFSET) & IDXD_CMDSTS_ACTIVE)
665 cpu_relax();
666 status = ioread32(idxd->reg_base + IDXD_CMDSTS_OFFSET);
667 spin_unlock(&idxd->cmd_lock);
668
669 if ((status & IDXD_CMDSTS_ERR_MASK) != IDXD_CMDSTS_SUCCESS) {
670 dev_dbg(dev, "release int handle failed: %#x\n", status);
671 return -ENXIO;
672 }
673
674 dev_dbg(dev, "int handle released.\n");
675 return 0;
676 }
677
678 /* Device configuration bits */
idxd_engines_clear_state(struct idxd_device * idxd)679 static void idxd_engines_clear_state(struct idxd_device *idxd)
680 {
681 struct idxd_engine *engine;
682 int i;
683
684 lockdep_assert_held(&idxd->dev_lock);
685 for (i = 0; i < idxd->max_engines; i++) {
686 engine = idxd->engines[i];
687 engine->group = NULL;
688 }
689 }
690
idxd_groups_clear_state(struct idxd_device * idxd)691 static void idxd_groups_clear_state(struct idxd_device *idxd)
692 {
693 struct idxd_group *group;
694 int i;
695
696 lockdep_assert_held(&idxd->dev_lock);
697 for (i = 0; i < idxd->max_groups; i++) {
698 group = idxd->groups[i];
699 memset(&group->grpcfg, 0, sizeof(group->grpcfg));
700 group->num_engines = 0;
701 group->num_wqs = 0;
702 group->use_rdbuf_limit = false;
703 group->rdbufs_allowed = 0;
704 group->rdbufs_reserved = 0;
705 if (idxd->hw.version < DEVICE_VERSION_2 && !tc_override) {
706 group->tc_a = 1;
707 group->tc_b = 1;
708 } else {
709 group->tc_a = -1;
710 group->tc_b = -1;
711 }
712 group->desc_progress_limit = 0;
713 group->batch_progress_limit = 0;
714 }
715 }
716
idxd_device_wqs_clear_state(struct idxd_device * idxd)717 static void idxd_device_wqs_clear_state(struct idxd_device *idxd)
718 {
719 int i;
720
721 for (i = 0; i < idxd->max_wqs; i++) {
722 struct idxd_wq *wq = idxd->wqs[i];
723
724 mutex_lock(&wq->wq_lock);
725 idxd_wq_disable_cleanup(wq);
726 idxd_wq_device_reset_cleanup(wq);
727 mutex_unlock(&wq->wq_lock);
728 }
729 }
730
idxd_device_clear_state(struct idxd_device * idxd)731 void idxd_device_clear_state(struct idxd_device *idxd)
732 {
733 /* IDXD is always disabled. Other states are cleared only when IDXD is configurable. */
734 if (test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags)) {
735 /*
736 * Clearing wq state is protected by wq lock.
737 * So no need to be protected by device lock.
738 */
739 idxd_device_wqs_clear_state(idxd);
740
741 spin_lock(&idxd->dev_lock);
742 idxd_groups_clear_state(idxd);
743 idxd_engines_clear_state(idxd);
744 } else {
745 spin_lock(&idxd->dev_lock);
746 }
747
748 idxd->state = IDXD_DEV_DISABLED;
749 spin_unlock(&idxd->dev_lock);
750 }
751
idxd_group_config_write(struct idxd_group * group)752 static void idxd_group_config_write(struct idxd_group *group)
753 {
754 struct idxd_device *idxd = group->idxd;
755 struct device *dev = &idxd->pdev->dev;
756 int i;
757 u32 grpcfg_offset;
758
759 dev_dbg(dev, "Writing group %d cfg registers\n", group->id);
760
761 /* setup GRPWQCFG */
762 for (i = 0; i < GRPWQCFG_STRIDES; i++) {
763 grpcfg_offset = GRPWQCFG_OFFSET(idxd, group->id, i);
764 iowrite64(group->grpcfg.wqs[i], idxd->reg_base + grpcfg_offset);
765 dev_dbg(dev, "GRPCFG wq[%d:%d: %#x]: %#llx\n",
766 group->id, i, grpcfg_offset,
767 ioread64(idxd->reg_base + grpcfg_offset));
768 }
769
770 /* setup GRPENGCFG */
771 grpcfg_offset = GRPENGCFG_OFFSET(idxd, group->id);
772 iowrite64(group->grpcfg.engines, idxd->reg_base + grpcfg_offset);
773 dev_dbg(dev, "GRPCFG engs[%d: %#x]: %#llx\n", group->id,
774 grpcfg_offset, ioread64(idxd->reg_base + grpcfg_offset));
775
776 /* setup GRPFLAGS */
777 grpcfg_offset = GRPFLGCFG_OFFSET(idxd, group->id);
778 iowrite64(group->grpcfg.flags.bits, idxd->reg_base + grpcfg_offset);
779 dev_dbg(dev, "GRPFLAGS flags[%d: %#x]: %#llx\n",
780 group->id, grpcfg_offset,
781 ioread64(idxd->reg_base + grpcfg_offset));
782 }
783
idxd_groups_config_write(struct idxd_device * idxd)784 static int idxd_groups_config_write(struct idxd_device *idxd)
785
786 {
787 union gencfg_reg reg;
788 int i;
789 struct device *dev = &idxd->pdev->dev;
790
791 /* Setup bandwidth rdbuf limit */
792 if (idxd->hw.gen_cap.config_en && idxd->rdbuf_limit) {
793 reg.bits = ioread32(idxd->reg_base + IDXD_GENCFG_OFFSET);
794 reg.rdbuf_limit = idxd->rdbuf_limit;
795 iowrite32(reg.bits, idxd->reg_base + IDXD_GENCFG_OFFSET);
796 }
797
798 dev_dbg(dev, "GENCFG(%#x): %#x\n", IDXD_GENCFG_OFFSET,
799 ioread32(idxd->reg_base + IDXD_GENCFG_OFFSET));
800
801 for (i = 0; i < idxd->max_groups; i++) {
802 struct idxd_group *group = idxd->groups[i];
803
804 idxd_group_config_write(group);
805 }
806
807 return 0;
808 }
809
idxd_device_pasid_priv_enabled(struct idxd_device * idxd)810 static bool idxd_device_pasid_priv_enabled(struct idxd_device *idxd)
811 {
812 struct pci_dev *pdev = idxd->pdev;
813
814 if (pdev->pasid_enabled && (pdev->pasid_features & PCI_PASID_CAP_PRIV))
815 return true;
816 return false;
817 }
818
idxd_wq_config_write(struct idxd_wq * wq)819 static int idxd_wq_config_write(struct idxd_wq *wq)
820 {
821 struct idxd_device *idxd = wq->idxd;
822 struct device *dev = &idxd->pdev->dev;
823 u32 wq_offset;
824 int i, n;
825
826 if (!wq->group)
827 return 0;
828
829 /*
830 * Instead of memset the entire shadow copy of WQCFG, copy from the hardware after
831 * wq reset. This will copy back the sticky values that are present on some devices.
832 */
833 for (i = 0; i < WQCFG_STRIDES(idxd); i++) {
834 wq_offset = WQCFG_OFFSET(idxd, wq->id, i);
835 wq->wqcfg->bits[i] |= ioread32(idxd->reg_base + wq_offset);
836 }
837
838 if (wq->size == 0 && wq->type != IDXD_WQT_NONE)
839 wq->size = WQ_DEFAULT_QUEUE_DEPTH;
840
841 /* byte 0-3 */
842 wq->wqcfg->wq_size = wq->size;
843
844 /* bytes 4-7 */
845 wq->wqcfg->wq_thresh = wq->threshold;
846
847 /* byte 8-11 */
848 if (wq_dedicated(wq))
849 wq->wqcfg->mode = 1;
850
851 /*
852 * The WQ priv bit is set depending on the WQ type. priv = 1 if the
853 * WQ type is kernel to indicate privileged access. This setting only
854 * matters for dedicated WQ. According to the DSA spec:
855 * If the WQ is in dedicated mode, WQ PASID Enable is 1, and the
856 * Privileged Mode Enable field of the PCI Express PASID capability
857 * is 0, this field must be 0.
858 *
859 * In the case of a dedicated kernel WQ that is not able to support
860 * the PASID cap, then the configuration will be rejected.
861 */
862 if (wq_dedicated(wq) && wq->wqcfg->pasid_en &&
863 !idxd_device_pasid_priv_enabled(idxd) &&
864 wq->type == IDXD_WQT_KERNEL) {
865 idxd->cmd_status = IDXD_SCMD_WQ_NO_PRIV;
866 return -EOPNOTSUPP;
867 }
868
869 wq->wqcfg->priority = wq->priority;
870
871 if (idxd->hw.gen_cap.block_on_fault &&
872 test_bit(WQ_FLAG_BLOCK_ON_FAULT, &wq->flags))
873 wq->wqcfg->bof = 1;
874
875 if (idxd->hw.wq_cap.wq_ats_support)
876 wq->wqcfg->wq_ats_disable = test_bit(WQ_FLAG_ATS_DISABLE, &wq->flags);
877
878 /* bytes 12-15 */
879 wq->wqcfg->max_xfer_shift = ilog2(wq->max_xfer_bytes);
880 idxd_wqcfg_set_max_batch_shift(idxd->data->type, wq->wqcfg, ilog2(wq->max_batch_size));
881
882 /* bytes 32-63 */
883 if (idxd->hw.wq_cap.op_config && wq->opcap_bmap) {
884 memset(wq->wqcfg->op_config, 0, IDXD_MAX_OPCAP_BITS / 8);
885 for_each_set_bit(n, wq->opcap_bmap, IDXD_MAX_OPCAP_BITS) {
886 int pos = n % BITS_PER_LONG_LONG;
887 int idx = n / BITS_PER_LONG_LONG;
888
889 wq->wqcfg->op_config[idx] |= BIT(pos);
890 }
891 }
892
893 dev_dbg(dev, "WQ %d CFGs\n", wq->id);
894 for (i = 0; i < WQCFG_STRIDES(idxd); i++) {
895 wq_offset = WQCFG_OFFSET(idxd, wq->id, i);
896 iowrite32(wq->wqcfg->bits[i], idxd->reg_base + wq_offset);
897 dev_dbg(dev, "WQ[%d][%d][%#x]: %#x\n",
898 wq->id, i, wq_offset,
899 ioread32(idxd->reg_base + wq_offset));
900 }
901
902 return 0;
903 }
904
idxd_wqs_config_write(struct idxd_device * idxd)905 static int idxd_wqs_config_write(struct idxd_device *idxd)
906 {
907 int i, rc;
908
909 for (i = 0; i < idxd->max_wqs; i++) {
910 struct idxd_wq *wq = idxd->wqs[i];
911
912 rc = idxd_wq_config_write(wq);
913 if (rc < 0)
914 return rc;
915 }
916
917 return 0;
918 }
919
idxd_group_flags_setup(struct idxd_device * idxd)920 static void idxd_group_flags_setup(struct idxd_device *idxd)
921 {
922 int i;
923
924 /* TC-A 0 and TC-B 1 should be defaults */
925 for (i = 0; i < idxd->max_groups; i++) {
926 struct idxd_group *group = idxd->groups[i];
927
928 if (group->tc_a == -1)
929 group->tc_a = group->grpcfg.flags.tc_a = 0;
930 else
931 group->grpcfg.flags.tc_a = group->tc_a;
932 if (group->tc_b == -1)
933 group->tc_b = group->grpcfg.flags.tc_b = 1;
934 else
935 group->grpcfg.flags.tc_b = group->tc_b;
936 group->grpcfg.flags.use_rdbuf_limit = group->use_rdbuf_limit;
937 group->grpcfg.flags.rdbufs_reserved = group->rdbufs_reserved;
938 if (group->rdbufs_allowed)
939 group->grpcfg.flags.rdbufs_allowed = group->rdbufs_allowed;
940 else
941 group->grpcfg.flags.rdbufs_allowed = idxd->max_rdbufs;
942
943 group->grpcfg.flags.desc_progress_limit = group->desc_progress_limit;
944 group->grpcfg.flags.batch_progress_limit = group->batch_progress_limit;
945 }
946 }
947
idxd_engines_setup(struct idxd_device * idxd)948 static int idxd_engines_setup(struct idxd_device *idxd)
949 {
950 int i, engines = 0;
951 struct idxd_engine *eng;
952 struct idxd_group *group;
953
954 for (i = 0; i < idxd->max_groups; i++) {
955 group = idxd->groups[i];
956 group->grpcfg.engines = 0;
957 }
958
959 for (i = 0; i < idxd->max_engines; i++) {
960 eng = idxd->engines[i];
961 group = eng->group;
962
963 if (!group)
964 continue;
965
966 group->grpcfg.engines |= BIT(eng->id);
967 engines++;
968 }
969
970 if (!engines)
971 return -EINVAL;
972
973 return 0;
974 }
975
idxd_wqs_setup(struct idxd_device * idxd)976 static int idxd_wqs_setup(struct idxd_device *idxd)
977 {
978 struct idxd_wq *wq;
979 struct idxd_group *group;
980 int i, j, configured = 0;
981 struct device *dev = &idxd->pdev->dev;
982
983 for (i = 0; i < idxd->max_groups; i++) {
984 group = idxd->groups[i];
985 for (j = 0; j < 4; j++)
986 group->grpcfg.wqs[j] = 0;
987 }
988
989 for (i = 0; i < idxd->max_wqs; i++) {
990 wq = idxd->wqs[i];
991 group = wq->group;
992
993 if (!wq->group)
994 continue;
995
996 if (wq_shared(wq) && !wq_shared_supported(wq)) {
997 idxd->cmd_status = IDXD_SCMD_WQ_NO_SWQ_SUPPORT;
998 dev_warn(dev, "No shared wq support but configured.\n");
999 return -EINVAL;
1000 }
1001
1002 group->grpcfg.wqs[wq->id / 64] |= BIT(wq->id % 64);
1003 configured++;
1004 }
1005
1006 if (configured == 0) {
1007 idxd->cmd_status = IDXD_SCMD_WQ_NONE_CONFIGURED;
1008 return -EINVAL;
1009 }
1010
1011 return 0;
1012 }
1013
idxd_device_config(struct idxd_device * idxd)1014 int idxd_device_config(struct idxd_device *idxd)
1015 {
1016 int rc;
1017
1018 lockdep_assert_held(&idxd->dev_lock);
1019 rc = idxd_wqs_setup(idxd);
1020 if (rc < 0)
1021 return rc;
1022
1023 rc = idxd_engines_setup(idxd);
1024 if (rc < 0)
1025 return rc;
1026
1027 idxd_group_flags_setup(idxd);
1028
1029 rc = idxd_wqs_config_write(idxd);
1030 if (rc < 0)
1031 return rc;
1032
1033 rc = idxd_groups_config_write(idxd);
1034 if (rc < 0)
1035 return rc;
1036
1037 return 0;
1038 }
1039
idxd_wq_load_config(struct idxd_wq * wq)1040 static int idxd_wq_load_config(struct idxd_wq *wq)
1041 {
1042 struct idxd_device *idxd = wq->idxd;
1043 struct device *dev = &idxd->pdev->dev;
1044 int wqcfg_offset;
1045 int i;
1046
1047 wqcfg_offset = WQCFG_OFFSET(idxd, wq->id, 0);
1048 memcpy_fromio(wq->wqcfg, idxd->reg_base + wqcfg_offset, idxd->wqcfg_size);
1049
1050 wq->size = wq->wqcfg->wq_size;
1051 wq->threshold = wq->wqcfg->wq_thresh;
1052
1053 /* The driver does not support shared WQ mode in read-only config yet */
1054 if (wq->wqcfg->mode == 0 || wq->wqcfg->pasid_en)
1055 return -EOPNOTSUPP;
1056
1057 set_bit(WQ_FLAG_DEDICATED, &wq->flags);
1058
1059 wq->priority = wq->wqcfg->priority;
1060
1061 wq->max_xfer_bytes = 1ULL << wq->wqcfg->max_xfer_shift;
1062 idxd_wq_set_max_batch_size(idxd->data->type, wq, 1U << wq->wqcfg->max_batch_shift);
1063
1064 for (i = 0; i < WQCFG_STRIDES(idxd); i++) {
1065 wqcfg_offset = WQCFG_OFFSET(idxd, wq->id, i);
1066 dev_dbg(dev, "WQ[%d][%d][%#x]: %#x\n", wq->id, i, wqcfg_offset, wq->wqcfg->bits[i]);
1067 }
1068
1069 return 0;
1070 }
1071
idxd_group_load_config(struct idxd_group * group)1072 static void idxd_group_load_config(struct idxd_group *group)
1073 {
1074 struct idxd_device *idxd = group->idxd;
1075 struct device *dev = &idxd->pdev->dev;
1076 int i, j, grpcfg_offset;
1077
1078 /*
1079 * Load WQS bit fields
1080 * Iterate through all 256 bits 64 bits at a time
1081 */
1082 for (i = 0; i < GRPWQCFG_STRIDES; i++) {
1083 struct idxd_wq *wq;
1084
1085 grpcfg_offset = GRPWQCFG_OFFSET(idxd, group->id, i);
1086 group->grpcfg.wqs[i] = ioread64(idxd->reg_base + grpcfg_offset);
1087 dev_dbg(dev, "GRPCFG wq[%d:%d: %#x]: %#llx\n",
1088 group->id, i, grpcfg_offset, group->grpcfg.wqs[i]);
1089
1090 if (i * 64 >= idxd->max_wqs)
1091 break;
1092
1093 /* Iterate through all 64 bits and check for wq set */
1094 for (j = 0; j < 64; j++) {
1095 int id = i * 64 + j;
1096
1097 /* No need to check beyond max wqs */
1098 if (id >= idxd->max_wqs)
1099 break;
1100
1101 /* Set group assignment for wq if wq bit is set */
1102 if (group->grpcfg.wqs[i] & BIT(j)) {
1103 wq = idxd->wqs[id];
1104 wq->group = group;
1105 }
1106 }
1107 }
1108
1109 grpcfg_offset = GRPENGCFG_OFFSET(idxd, group->id);
1110 group->grpcfg.engines = ioread64(idxd->reg_base + grpcfg_offset);
1111 dev_dbg(dev, "GRPCFG engs[%d: %#x]: %#llx\n", group->id,
1112 grpcfg_offset, group->grpcfg.engines);
1113
1114 /* Iterate through all 64 bits to check engines set */
1115 for (i = 0; i < 64; i++) {
1116 if (i >= idxd->max_engines)
1117 break;
1118
1119 if (group->grpcfg.engines & BIT(i)) {
1120 struct idxd_engine *engine = idxd->engines[i];
1121
1122 engine->group = group;
1123 }
1124 }
1125
1126 grpcfg_offset = GRPFLGCFG_OFFSET(idxd, group->id);
1127 group->grpcfg.flags.bits = ioread64(idxd->reg_base + grpcfg_offset);
1128 dev_dbg(dev, "GRPFLAGS flags[%d: %#x]: %#llx\n",
1129 group->id, grpcfg_offset, group->grpcfg.flags.bits);
1130 }
1131
idxd_device_load_config(struct idxd_device * idxd)1132 int idxd_device_load_config(struct idxd_device *idxd)
1133 {
1134 union gencfg_reg reg;
1135 int i, rc;
1136
1137 reg.bits = ioread32(idxd->reg_base + IDXD_GENCFG_OFFSET);
1138 idxd->rdbuf_limit = reg.rdbuf_limit;
1139
1140 for (i = 0; i < idxd->max_groups; i++) {
1141 struct idxd_group *group = idxd->groups[i];
1142
1143 idxd_group_load_config(group);
1144 }
1145
1146 for (i = 0; i < idxd->max_wqs; i++) {
1147 struct idxd_wq *wq = idxd->wqs[i];
1148
1149 rc = idxd_wq_load_config(wq);
1150 if (rc < 0)
1151 return rc;
1152 }
1153
1154 return 0;
1155 }
1156
idxd_flush_pending_descs(struct idxd_irq_entry * ie)1157 static void idxd_flush_pending_descs(struct idxd_irq_entry *ie)
1158 {
1159 struct idxd_desc *desc, *itr;
1160 struct llist_node *head;
1161 LIST_HEAD(flist);
1162 enum idxd_complete_type ctype;
1163
1164 spin_lock(&ie->list_lock);
1165 head = llist_del_all(&ie->pending_llist);
1166 if (head) {
1167 llist_for_each_entry_safe(desc, itr, head, llnode)
1168 list_add_tail(&desc->list, &ie->work_list);
1169 }
1170
1171 list_for_each_entry_safe(desc, itr, &ie->work_list, list)
1172 list_move_tail(&desc->list, &flist);
1173 spin_unlock(&ie->list_lock);
1174
1175 list_for_each_entry_safe(desc, itr, &flist, list) {
1176 struct dma_async_tx_descriptor *tx;
1177
1178 list_del(&desc->list);
1179 ctype = desc->completion->status ? IDXD_COMPLETE_NORMAL : IDXD_COMPLETE_ABORT;
1180 /*
1181 * wq is being disabled. Any remaining descriptors are
1182 * likely to be stuck and can be dropped. callback could
1183 * point to code that is no longer accessible, for example
1184 * if dmatest module has been unloaded.
1185 */
1186 tx = &desc->txd;
1187 tx->callback = NULL;
1188 tx->callback_result = NULL;
1189 idxd_dma_complete_txd(desc, ctype, true);
1190 }
1191 }
1192
idxd_device_set_perm_entry(struct idxd_device * idxd,struct idxd_irq_entry * ie)1193 static void idxd_device_set_perm_entry(struct idxd_device *idxd,
1194 struct idxd_irq_entry *ie)
1195 {
1196 union msix_perm mperm;
1197
1198 if (ie->pasid == INVALID_IOASID)
1199 return;
1200
1201 mperm.bits = 0;
1202 mperm.pasid = ie->pasid;
1203 mperm.pasid_en = 1;
1204 iowrite32(mperm.bits, idxd->reg_base + idxd->msix_perm_offset + ie->id * 8);
1205 }
1206
idxd_device_clear_perm_entry(struct idxd_device * idxd,struct idxd_irq_entry * ie)1207 static void idxd_device_clear_perm_entry(struct idxd_device *idxd,
1208 struct idxd_irq_entry *ie)
1209 {
1210 iowrite32(0, idxd->reg_base + idxd->msix_perm_offset + ie->id * 8);
1211 }
1212
idxd_wq_free_irq(struct idxd_wq * wq)1213 void idxd_wq_free_irq(struct idxd_wq *wq)
1214 {
1215 struct idxd_device *idxd = wq->idxd;
1216 struct idxd_irq_entry *ie = &wq->ie;
1217
1218 if (wq->type != IDXD_WQT_KERNEL)
1219 return;
1220
1221 free_irq(ie->vector, ie);
1222 idxd_flush_pending_descs(ie);
1223 if (idxd->request_int_handles)
1224 idxd_device_release_int_handle(idxd, ie->int_handle, IDXD_IRQ_MSIX);
1225 idxd_device_clear_perm_entry(idxd, ie);
1226 ie->vector = -1;
1227 ie->int_handle = INVALID_INT_HANDLE;
1228 ie->pasid = INVALID_IOASID;
1229 }
1230
idxd_wq_request_irq(struct idxd_wq * wq)1231 int idxd_wq_request_irq(struct idxd_wq *wq)
1232 {
1233 struct idxd_device *idxd = wq->idxd;
1234 struct pci_dev *pdev = idxd->pdev;
1235 struct device *dev = &pdev->dev;
1236 struct idxd_irq_entry *ie;
1237 int rc;
1238
1239 if (wq->type != IDXD_WQT_KERNEL)
1240 return 0;
1241
1242 ie = &wq->ie;
1243 ie->vector = pci_irq_vector(pdev, ie->id);
1244 ie->pasid = device_pasid_enabled(idxd) ? idxd->pasid : INVALID_IOASID;
1245 idxd_device_set_perm_entry(idxd, ie);
1246
1247 rc = request_threaded_irq(ie->vector, NULL, idxd_wq_thread, 0, "idxd-portal", ie);
1248 if (rc < 0) {
1249 dev_err(dev, "Failed to request irq %d.\n", ie->vector);
1250 goto err_irq;
1251 }
1252
1253 if (idxd->request_int_handles) {
1254 rc = idxd_device_request_int_handle(idxd, ie->id, &ie->int_handle,
1255 IDXD_IRQ_MSIX);
1256 if (rc < 0)
1257 goto err_int_handle;
1258 } else {
1259 ie->int_handle = ie->id;
1260 }
1261
1262 return 0;
1263
1264 err_int_handle:
1265 ie->int_handle = INVALID_INT_HANDLE;
1266 free_irq(ie->vector, ie);
1267 err_irq:
1268 idxd_device_clear_perm_entry(idxd, ie);
1269 ie->pasid = INVALID_IOASID;
1270 return rc;
1271 }
1272
drv_enable_wq(struct idxd_wq * wq)1273 int drv_enable_wq(struct idxd_wq *wq)
1274 {
1275 struct idxd_device *idxd = wq->idxd;
1276 struct device *dev = &idxd->pdev->dev;
1277 int rc = -ENXIO;
1278
1279 lockdep_assert_held(&wq->wq_lock);
1280
1281 if (idxd->state != IDXD_DEV_ENABLED) {
1282 idxd->cmd_status = IDXD_SCMD_DEV_NOT_ENABLED;
1283 goto err;
1284 }
1285
1286 if (wq->state != IDXD_WQ_DISABLED) {
1287 dev_dbg(dev, "wq %d already enabled.\n", wq->id);
1288 idxd->cmd_status = IDXD_SCMD_WQ_ENABLED;
1289 rc = -EBUSY;
1290 goto err;
1291 }
1292
1293 if (!wq->group) {
1294 dev_dbg(dev, "wq %d not attached to group.\n", wq->id);
1295 idxd->cmd_status = IDXD_SCMD_WQ_NO_GRP;
1296 goto err;
1297 }
1298
1299 if (strlen(wq->name) == 0) {
1300 idxd->cmd_status = IDXD_SCMD_WQ_NO_NAME;
1301 dev_dbg(dev, "wq %d name not set.\n", wq->id);
1302 goto err;
1303 }
1304
1305 /* Shared WQ checks */
1306 if (wq_shared(wq)) {
1307 if (!wq_shared_supported(wq)) {
1308 idxd->cmd_status = IDXD_SCMD_WQ_NO_SVM;
1309 dev_dbg(dev, "PASID not enabled and shared wq.\n");
1310 goto err;
1311 }
1312 /*
1313 * Shared wq with the threshold set to 0 means the user
1314 * did not set the threshold or transitioned from a
1315 * dedicated wq but did not set threshold. A value
1316 * of 0 would effectively disable the shared wq. The
1317 * driver does not allow a value of 0 to be set for
1318 * threshold via sysfs.
1319 */
1320 if (wq->threshold == 0) {
1321 idxd->cmd_status = IDXD_SCMD_WQ_NO_THRESH;
1322 dev_dbg(dev, "Shared wq and threshold 0.\n");
1323 goto err;
1324 }
1325 }
1326
1327 /*
1328 * In the event that the WQ is configurable for pasid and priv bits.
1329 * For kernel wq, the driver should setup the pasid, pasid_en, and priv bit.
1330 * However, for non-kernel wq, the driver should only set the pasid_en bit for
1331 * shared wq. A dedicated wq that is not 'kernel' type will configure pasid and
1332 * pasid_en later on so there is no need to setup.
1333 */
1334 if (test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags)) {
1335 int priv = 0;
1336
1337 if (wq_pasid_enabled(wq)) {
1338 if (is_idxd_wq_kernel(wq) || wq_shared(wq)) {
1339 u32 pasid = wq_dedicated(wq) ? idxd->pasid : 0;
1340
1341 __idxd_wq_set_pasid_locked(wq, pasid);
1342 }
1343 }
1344
1345 if (is_idxd_wq_kernel(wq))
1346 priv = 1;
1347 __idxd_wq_set_priv_locked(wq, priv);
1348 }
1349
1350 rc = 0;
1351 spin_lock(&idxd->dev_lock);
1352 if (test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags))
1353 rc = idxd_device_config(idxd);
1354 spin_unlock(&idxd->dev_lock);
1355 if (rc < 0) {
1356 dev_dbg(dev, "Writing wq %d config failed: %d\n", wq->id, rc);
1357 goto err;
1358 }
1359
1360 rc = idxd_wq_enable(wq);
1361 if (rc < 0) {
1362 dev_dbg(dev, "wq %d enabling failed: %d\n", wq->id, rc);
1363 goto err;
1364 }
1365
1366 rc = idxd_wq_map_portal(wq);
1367 if (rc < 0) {
1368 idxd->cmd_status = IDXD_SCMD_WQ_PORTAL_ERR;
1369 dev_dbg(dev, "wq %d portal mapping failed: %d\n", wq->id, rc);
1370 goto err_map_portal;
1371 }
1372
1373 wq->client_count = 0;
1374
1375 rc = idxd_wq_request_irq(wq);
1376 if (rc < 0) {
1377 idxd->cmd_status = IDXD_SCMD_WQ_IRQ_ERR;
1378 dev_dbg(dev, "WQ %d irq setup failed: %d\n", wq->id, rc);
1379 goto err_irq;
1380 }
1381
1382 rc = idxd_wq_alloc_resources(wq);
1383 if (rc < 0) {
1384 idxd->cmd_status = IDXD_SCMD_WQ_RES_ALLOC_ERR;
1385 dev_dbg(dev, "WQ resource alloc failed\n");
1386 goto err_res_alloc;
1387 }
1388
1389 rc = idxd_wq_init_percpu_ref(wq);
1390 if (rc < 0) {
1391 idxd->cmd_status = IDXD_SCMD_PERCPU_ERR;
1392 dev_dbg(dev, "percpu_ref setup failed\n");
1393 goto err_ref;
1394 }
1395
1396 return 0;
1397
1398 err_ref:
1399 idxd_wq_free_resources(wq);
1400 err_res_alloc:
1401 idxd_wq_free_irq(wq);
1402 err_irq:
1403 idxd_wq_unmap_portal(wq);
1404 err_map_portal:
1405 if (idxd_wq_disable(wq, false))
1406 dev_dbg(dev, "wq %s disable failed\n", dev_name(wq_confdev(wq)));
1407 err:
1408 return rc;
1409 }
1410
drv_disable_wq(struct idxd_wq * wq)1411 void drv_disable_wq(struct idxd_wq *wq)
1412 {
1413 struct idxd_device *idxd = wq->idxd;
1414 struct device *dev = &idxd->pdev->dev;
1415
1416 lockdep_assert_held(&wq->wq_lock);
1417
1418 if (idxd_wq_refcount(wq))
1419 dev_warn(dev, "Clients has claim on wq %d: %d\n",
1420 wq->id, idxd_wq_refcount(wq));
1421
1422 idxd_wq_unmap_portal(wq);
1423 idxd_wq_drain(wq);
1424 idxd_wq_free_irq(wq);
1425 idxd_wq_reset(wq);
1426 idxd_wq_free_resources(wq);
1427 percpu_ref_exit(&wq->wq_active);
1428 wq->type = IDXD_WQT_NONE;
1429 wq->client_count = 0;
1430 }
1431
idxd_device_drv_probe(struct idxd_dev * idxd_dev)1432 int idxd_device_drv_probe(struct idxd_dev *idxd_dev)
1433 {
1434 struct idxd_device *idxd = idxd_dev_to_idxd(idxd_dev);
1435 int rc = 0;
1436
1437 /*
1438 * Device should be in disabled state for the idxd_drv to load. If it's in
1439 * enabled state, then the device was altered outside of driver's control.
1440 * If the state is in halted state, then we don't want to proceed.
1441 */
1442 if (idxd->state != IDXD_DEV_DISABLED) {
1443 idxd->cmd_status = IDXD_SCMD_DEV_ENABLED;
1444 return -ENXIO;
1445 }
1446
1447 /* Device configuration */
1448 spin_lock(&idxd->dev_lock);
1449 if (test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags))
1450 rc = idxd_device_config(idxd);
1451 spin_unlock(&idxd->dev_lock);
1452 if (rc < 0)
1453 return -ENXIO;
1454
1455 /* Start device */
1456 rc = idxd_device_enable(idxd);
1457 if (rc < 0)
1458 return rc;
1459
1460 /* Setup DMA device without channels */
1461 rc = idxd_register_dma_device(idxd);
1462 if (rc < 0) {
1463 idxd_device_disable(idxd);
1464 idxd->cmd_status = IDXD_SCMD_DEV_DMA_ERR;
1465 return rc;
1466 }
1467
1468 idxd->cmd_status = 0;
1469 return 0;
1470 }
1471
idxd_device_drv_remove(struct idxd_dev * idxd_dev)1472 void idxd_device_drv_remove(struct idxd_dev *idxd_dev)
1473 {
1474 struct device *dev = &idxd_dev->conf_dev;
1475 struct idxd_device *idxd = idxd_dev_to_idxd(idxd_dev);
1476 int i;
1477
1478 for (i = 0; i < idxd->max_wqs; i++) {
1479 struct idxd_wq *wq = idxd->wqs[i];
1480 struct device *wq_dev = wq_confdev(wq);
1481
1482 if (wq->state == IDXD_WQ_DISABLED)
1483 continue;
1484 dev_warn(dev, "Active wq %d on disable %s.\n", i, dev_name(wq_dev));
1485 device_release_driver(wq_dev);
1486 }
1487
1488 idxd_unregister_dma_device(idxd);
1489 idxd_device_disable(idxd);
1490 if (test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags))
1491 idxd_device_reset(idxd);
1492 }
1493
1494 static enum idxd_dev_type dev_types[] = {
1495 IDXD_DEV_DSA,
1496 IDXD_DEV_IAX,
1497 IDXD_DEV_NONE,
1498 };
1499
1500 struct idxd_device_driver idxd_drv = {
1501 .type = dev_types,
1502 .probe = idxd_device_drv_probe,
1503 .remove = idxd_device_drv_remove,
1504 .name = "idxd",
1505 };
1506 EXPORT_SYMBOL_GPL(idxd_drv);
1507