1 /*
2 * arch/powerpc/platforms/embedded6xx/hlwd-pic.c
3 *
4 * Nintendo Wii "Hollywood" interrupt controller support.
5 * Copyright (C) 2009 The GameCube Linux Team
6 * Copyright (C) 2009 Albert Herranz
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 *
13 */
14 #define DRV_MODULE_NAME "hlwd-pic"
15 #define pr_fmt(fmt) DRV_MODULE_NAME ": " fmt
16
17 #include <linux/kernel.h>
18 #include <linux/init.h>
19 #include <linux/irq.h>
20 #include <linux/of.h>
21 #include <asm/io.h>
22
23 #include "hlwd-pic.h"
24
25 #define HLWD_NR_IRQS 32
26
27 /*
28 * Each interrupt has a corresponding bit in both
29 * the Interrupt Cause (ICR) and Interrupt Mask (IMR) registers.
30 *
31 * Enabling/disabling an interrupt line involves asserting/clearing
32 * the corresponding bit in IMR. ACK'ing a request simply involves
33 * asserting the corresponding bit in ICR.
34 */
35 #define HW_BROADWAY_ICR 0x00
36 #define HW_BROADWAY_IMR 0x04
37
38
39 /*
40 * IRQ chip hooks.
41 *
42 */
43
hlwd_pic_mask_and_ack(struct irq_data * d)44 static void hlwd_pic_mask_and_ack(struct irq_data *d)
45 {
46 int irq = virq_to_hw(d->irq);
47 void __iomem *io_base = irq_data_get_irq_chip_data(d);
48 u32 mask = 1 << irq;
49
50 clrbits32(io_base + HW_BROADWAY_IMR, mask);
51 out_be32(io_base + HW_BROADWAY_ICR, mask);
52 }
53
hlwd_pic_ack(struct irq_data * d)54 static void hlwd_pic_ack(struct irq_data *d)
55 {
56 int irq = virq_to_hw(d->irq);
57 void __iomem *io_base = irq_data_get_irq_chip_data(d);
58
59 out_be32(io_base + HW_BROADWAY_ICR, 1 << irq);
60 }
61
hlwd_pic_mask(struct irq_data * d)62 static void hlwd_pic_mask(struct irq_data *d)
63 {
64 int irq = virq_to_hw(d->irq);
65 void __iomem *io_base = irq_data_get_irq_chip_data(d);
66
67 clrbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
68 }
69
hlwd_pic_unmask(struct irq_data * d)70 static void hlwd_pic_unmask(struct irq_data *d)
71 {
72 int irq = virq_to_hw(d->irq);
73 void __iomem *io_base = irq_data_get_irq_chip_data(d);
74
75 setbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
76 }
77
78
79 static struct irq_chip hlwd_pic = {
80 .name = "hlwd-pic",
81 .irq_ack = hlwd_pic_ack,
82 .irq_mask_ack = hlwd_pic_mask_and_ack,
83 .irq_mask = hlwd_pic_mask,
84 .irq_unmask = hlwd_pic_unmask,
85 };
86
87 /*
88 * IRQ host hooks.
89 *
90 */
91
92 static struct irq_host *hlwd_irq_host;
93
hlwd_pic_map(struct irq_host * h,unsigned int virq,irq_hw_number_t hwirq)94 static int hlwd_pic_map(struct irq_host *h, unsigned int virq,
95 irq_hw_number_t hwirq)
96 {
97 irq_set_chip_data(virq, h->host_data);
98 irq_set_status_flags(virq, IRQ_LEVEL);
99 irq_set_chip_and_handler(virq, &hlwd_pic, handle_level_irq);
100 return 0;
101 }
102
hlwd_pic_unmap(struct irq_host * h,unsigned int irq)103 static void hlwd_pic_unmap(struct irq_host *h, unsigned int irq)
104 {
105 irq_set_chip_data(irq, NULL);
106 irq_set_chip(irq, NULL);
107 }
108
109 static struct irq_host_ops hlwd_irq_host_ops = {
110 .map = hlwd_pic_map,
111 .unmap = hlwd_pic_unmap,
112 };
113
__hlwd_pic_get_irq(struct irq_host * h)114 static unsigned int __hlwd_pic_get_irq(struct irq_host *h)
115 {
116 void __iomem *io_base = h->host_data;
117 int irq;
118 u32 irq_status;
119
120 irq_status = in_be32(io_base + HW_BROADWAY_ICR) &
121 in_be32(io_base + HW_BROADWAY_IMR);
122 if (irq_status == 0)
123 return NO_IRQ; /* no more IRQs pending */
124
125 irq = __ffs(irq_status);
126 return irq_linear_revmap(h, irq);
127 }
128
hlwd_pic_irq_cascade(unsigned int cascade_virq,struct irq_desc * desc)129 static void hlwd_pic_irq_cascade(unsigned int cascade_virq,
130 struct irq_desc *desc)
131 {
132 struct irq_chip *chip = irq_desc_get_chip(desc);
133 struct irq_host *irq_host = irq_get_handler_data(cascade_virq);
134 unsigned int virq;
135
136 raw_spin_lock(&desc->lock);
137 chip->irq_mask(&desc->irq_data); /* IRQ_LEVEL */
138 raw_spin_unlock(&desc->lock);
139
140 virq = __hlwd_pic_get_irq(irq_host);
141 if (virq != NO_IRQ)
142 generic_handle_irq(virq);
143 else
144 pr_err("spurious interrupt!\n");
145
146 raw_spin_lock(&desc->lock);
147 chip->irq_ack(&desc->irq_data); /* IRQ_LEVEL */
148 if (!irqd_irq_disabled(&desc->irq_data) && chip->irq_unmask)
149 chip->irq_unmask(&desc->irq_data);
150 raw_spin_unlock(&desc->lock);
151 }
152
153 /*
154 * Platform hooks.
155 *
156 */
157
__hlwd_quiesce(void __iomem * io_base)158 static void __hlwd_quiesce(void __iomem *io_base)
159 {
160 /* mask and ack all IRQs */
161 out_be32(io_base + HW_BROADWAY_IMR, 0);
162 out_be32(io_base + HW_BROADWAY_ICR, 0xffffffff);
163 }
164
hlwd_pic_init(struct device_node * np)165 struct irq_host *hlwd_pic_init(struct device_node *np)
166 {
167 struct irq_host *irq_host;
168 struct resource res;
169 void __iomem *io_base;
170 int retval;
171
172 retval = of_address_to_resource(np, 0, &res);
173 if (retval) {
174 pr_err("no io memory range found\n");
175 return NULL;
176 }
177 io_base = ioremap(res.start, resource_size(&res));
178 if (!io_base) {
179 pr_err("ioremap failed\n");
180 return NULL;
181 }
182
183 pr_info("controller at 0x%08x mapped to 0x%p\n", res.start, io_base);
184
185 __hlwd_quiesce(io_base);
186
187 irq_host = irq_alloc_host(np, IRQ_HOST_MAP_LINEAR, HLWD_NR_IRQS,
188 &hlwd_irq_host_ops, -1);
189 if (!irq_host) {
190 pr_err("failed to allocate irq_host\n");
191 return NULL;
192 }
193 irq_host->host_data = io_base;
194
195 return irq_host;
196 }
197
hlwd_pic_get_irq(void)198 unsigned int hlwd_pic_get_irq(void)
199 {
200 return __hlwd_pic_get_irq(hlwd_irq_host);
201 }
202
203 /*
204 * Probe function.
205 *
206 */
207
hlwd_pic_probe(void)208 void hlwd_pic_probe(void)
209 {
210 struct irq_host *host;
211 struct device_node *np;
212 const u32 *interrupts;
213 int cascade_virq;
214
215 for_each_compatible_node(np, NULL, "nintendo,hollywood-pic") {
216 interrupts = of_get_property(np, "interrupts", NULL);
217 if (interrupts) {
218 host = hlwd_pic_init(np);
219 BUG_ON(!host);
220 cascade_virq = irq_of_parse_and_map(np, 0);
221 irq_set_handler_data(cascade_virq, host);
222 irq_set_chained_handler(cascade_virq,
223 hlwd_pic_irq_cascade);
224 hlwd_irq_host = host;
225 break;
226 }
227 }
228 }
229
230 /**
231 * hlwd_quiesce() - quiesce hollywood irq controller
232 *
233 * Mask and ack all interrupt sources.
234 *
235 */
hlwd_quiesce(void)236 void hlwd_quiesce(void)
237 {
238 void __iomem *io_base = hlwd_irq_host->host_data;
239
240 __hlwd_quiesce(io_base);
241 }
242
243