1 /*
2  * Copyright 2012-15 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #include "dce/dce_8_0_d.h"
27 #include "dce/dce_8_0_sh_mask.h"
28 
29 #include "dm_services.h"
30 
31 #include "link_encoder.h"
32 #include "stream_encoder.h"
33 
34 #include "resource.h"
35 #include "include/irq_service_interface.h"
36 #include "irq/dce80/irq_service_dce80.h"
37 #include "dce110/dce110_timing_generator.h"
38 #include "dce110/dce110_resource.h"
39 #include "dce80/dce80_timing_generator.h"
40 #include "dce/dce_mem_input.h"
41 #include "dce/dce_link_encoder.h"
42 #include "dce/dce_stream_encoder.h"
43 #include "dce/dce_ipp.h"
44 #include "dce/dce_transform.h"
45 #include "dce/dce_opp.h"
46 #include "dce/dce_clock_source.h"
47 #include "dce/dce_audio.h"
48 #include "dce/dce_hwseq.h"
49 #include "dce80/dce80_hw_sequencer.h"
50 #include "dce100/dce100_resource.h"
51 #include "dce/dce_panel_cntl.h"
52 
53 #include "reg_helper.h"
54 
55 #include "dce/dce_dmcu.h"
56 #include "dce/dce_aux.h"
57 #include "dce/dce_abm.h"
58 #include "dce/dce_i2c.h"
59 /* TODO remove this include */
60 
61 #include "dce80_resource.h"
62 
63 #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT
64 #include "gmc/gmc_7_1_d.h"
65 #include "gmc/gmc_7_1_sh_mask.h"
66 #endif
67 
68 #ifndef mmDP_DPHY_INTERNAL_CTRL
69 #define mmDP_DPHY_INTERNAL_CTRL                         0x1CDE
70 #define mmDP0_DP_DPHY_INTERNAL_CTRL                     0x1CDE
71 #define mmDP1_DP_DPHY_INTERNAL_CTRL                     0x1FDE
72 #define mmDP2_DP_DPHY_INTERNAL_CTRL                     0x42DE
73 #define mmDP3_DP_DPHY_INTERNAL_CTRL                     0x45DE
74 #define mmDP4_DP_DPHY_INTERNAL_CTRL                     0x48DE
75 #define mmDP5_DP_DPHY_INTERNAL_CTRL                     0x4BDE
76 #define mmDP6_DP_DPHY_INTERNAL_CTRL                     0x4EDE
77 #endif
78 
79 
80 #ifndef mmBIOS_SCRATCH_2
81 	#define mmBIOS_SCRATCH_2 0x05CB
82 	#define mmBIOS_SCRATCH_3 0x05CC
83 	#define mmBIOS_SCRATCH_6 0x05CF
84 #endif
85 
86 #ifndef mmDP_DPHY_FAST_TRAINING
87 	#define mmDP_DPHY_FAST_TRAINING                         0x1CCE
88 	#define mmDP0_DP_DPHY_FAST_TRAINING                     0x1CCE
89 	#define mmDP1_DP_DPHY_FAST_TRAINING                     0x1FCE
90 	#define mmDP2_DP_DPHY_FAST_TRAINING                     0x42CE
91 	#define mmDP3_DP_DPHY_FAST_TRAINING                     0x45CE
92 	#define mmDP4_DP_DPHY_FAST_TRAINING                     0x48CE
93 	#define mmDP5_DP_DPHY_FAST_TRAINING                     0x4BCE
94 	#define mmDP6_DP_DPHY_FAST_TRAINING                     0x4ECE
95 #endif
96 
97 
98 #ifndef mmHPD_DC_HPD_CONTROL
99 	#define mmHPD_DC_HPD_CONTROL                            0x189A
100 	#define mmHPD0_DC_HPD_CONTROL                           0x189A
101 	#define mmHPD1_DC_HPD_CONTROL                           0x18A2
102 	#define mmHPD2_DC_HPD_CONTROL                           0x18AA
103 	#define mmHPD3_DC_HPD_CONTROL                           0x18B2
104 	#define mmHPD4_DC_HPD_CONTROL                           0x18BA
105 	#define mmHPD5_DC_HPD_CONTROL                           0x18C2
106 #endif
107 
108 #define DCE11_DIG_FE_CNTL 0x4a00
109 #define DCE11_DIG_BE_CNTL 0x4a47
110 #define DCE11_DP_SEC 0x4ac3
111 
112 static const struct dce110_timing_generator_offsets dce80_tg_offsets[] = {
113 		{
114 			.crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
115 			.dcp =  (mmGRPH_CONTROL - mmGRPH_CONTROL),
116 			.dmif = (mmDMIF_PG0_DPG_WATERMARK_MASK_CONTROL
117 					- mmDPG_WATERMARK_MASK_CONTROL),
118 		},
119 		{
120 			.crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
121 			.dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
122 			.dmif = (mmDMIF_PG1_DPG_WATERMARK_MASK_CONTROL
123 					- mmDPG_WATERMARK_MASK_CONTROL),
124 		},
125 		{
126 			.crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
127 			.dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
128 			.dmif = (mmDMIF_PG2_DPG_WATERMARK_MASK_CONTROL
129 					- mmDPG_WATERMARK_MASK_CONTROL),
130 		},
131 		{
132 			.crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
133 			.dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
134 			.dmif = (mmDMIF_PG3_DPG_WATERMARK_MASK_CONTROL
135 					- mmDPG_WATERMARK_MASK_CONTROL),
136 		},
137 		{
138 			.crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
139 			.dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
140 			.dmif = (mmDMIF_PG4_DPG_WATERMARK_MASK_CONTROL
141 					- mmDPG_WATERMARK_MASK_CONTROL),
142 		},
143 		{
144 			.crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
145 			.dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
146 			.dmif = (mmDMIF_PG5_DPG_WATERMARK_MASK_CONTROL
147 					- mmDPG_WATERMARK_MASK_CONTROL),
148 		}
149 };
150 
151 /* set register offset */
152 #define SR(reg_name)\
153 	.reg_name = mm ## reg_name
154 
155 /* set register offset with instance */
156 #define SRI(reg_name, block, id)\
157 	.reg_name = mm ## block ## id ## _ ## reg_name
158 
159 #define ipp_regs(id)\
160 [id] = {\
161 		IPP_COMMON_REG_LIST_DCE_BASE(id)\
162 }
163 
164 static const struct dce_ipp_registers ipp_regs[] = {
165 		ipp_regs(0),
166 		ipp_regs(1),
167 		ipp_regs(2),
168 		ipp_regs(3),
169 		ipp_regs(4),
170 		ipp_regs(5)
171 };
172 
173 static const struct dce_ipp_shift ipp_shift = {
174 		IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
175 };
176 
177 static const struct dce_ipp_mask ipp_mask = {
178 		IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
179 };
180 
181 #define transform_regs(id)\
182 [id] = {\
183 		XFM_COMMON_REG_LIST_DCE80(id)\
184 }
185 
186 static const struct dce_transform_registers xfm_regs[] = {
187 		transform_regs(0),
188 		transform_regs(1),
189 		transform_regs(2),
190 		transform_regs(3),
191 		transform_regs(4),
192 		transform_regs(5)
193 };
194 
195 static const struct dce_transform_shift xfm_shift = {
196 		XFM_COMMON_MASK_SH_LIST_DCE80(__SHIFT)
197 };
198 
199 static const struct dce_transform_mask xfm_mask = {
200 		XFM_COMMON_MASK_SH_LIST_DCE80(_MASK)
201 };
202 
203 #define aux_regs(id)\
204 [id] = {\
205 	AUX_REG_LIST(id)\
206 }
207 
208 static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
209 	aux_regs(0),
210 	aux_regs(1),
211 	aux_regs(2),
212 	aux_regs(3),
213 	aux_regs(4),
214 	aux_regs(5)
215 };
216 
217 #define hpd_regs(id)\
218 [id] = {\
219 	HPD_REG_LIST(id)\
220 }
221 
222 static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
223 		hpd_regs(0),
224 		hpd_regs(1),
225 		hpd_regs(2),
226 		hpd_regs(3),
227 		hpd_regs(4),
228 		hpd_regs(5)
229 };
230 
231 #define link_regs(id)\
232 [id] = {\
233 	LE_DCE80_REG_LIST(id)\
234 }
235 
236 static const struct dce110_link_enc_registers link_enc_regs[] = {
237 	link_regs(0),
238 	link_regs(1),
239 	link_regs(2),
240 	link_regs(3),
241 	link_regs(4),
242 	link_regs(5),
243 	link_regs(6),
244 };
245 
246 #define stream_enc_regs(id)\
247 [id] = {\
248 	SE_COMMON_REG_LIST_DCE_BASE(id),\
249 	.AFMT_CNTL = 0,\
250 }
251 
252 static const struct dce110_stream_enc_registers stream_enc_regs[] = {
253 	stream_enc_regs(0),
254 	stream_enc_regs(1),
255 	stream_enc_regs(2),
256 	stream_enc_regs(3),
257 	stream_enc_regs(4),
258 	stream_enc_regs(5),
259 	stream_enc_regs(6)
260 };
261 
262 static const struct dce_stream_encoder_shift se_shift = {
263 		SE_COMMON_MASK_SH_LIST_DCE80_100(__SHIFT)
264 };
265 
266 static const struct dce_stream_encoder_mask se_mask = {
267 		SE_COMMON_MASK_SH_LIST_DCE80_100(_MASK)
268 };
269 
270 static const struct dce_panel_cntl_registers panel_cntl_regs[] = {
271 	{ DCE_PANEL_CNTL_REG_LIST() }
272 };
273 
274 static const struct dce_panel_cntl_shift panel_cntl_shift = {
275 	DCE_PANEL_CNTL_MASK_SH_LIST(__SHIFT)
276 };
277 
278 static const struct dce_panel_cntl_mask panel_cntl_mask = {
279 	DCE_PANEL_CNTL_MASK_SH_LIST(_MASK)
280 };
281 
282 #define opp_regs(id)\
283 [id] = {\
284 	OPP_DCE_80_REG_LIST(id),\
285 }
286 
287 static const struct dce_opp_registers opp_regs[] = {
288 	opp_regs(0),
289 	opp_regs(1),
290 	opp_regs(2),
291 	opp_regs(3),
292 	opp_regs(4),
293 	opp_regs(5)
294 };
295 
296 static const struct dce_opp_shift opp_shift = {
297 	OPP_COMMON_MASK_SH_LIST_DCE_80(__SHIFT)
298 };
299 
300 static const struct dce_opp_mask opp_mask = {
301 	OPP_COMMON_MASK_SH_LIST_DCE_80(_MASK)
302 };
303 
304 static const struct dce110_aux_registers_shift aux_shift = {
305 	DCE10_AUX_MASK_SH_LIST(__SHIFT)
306 };
307 
308 static const struct dce110_aux_registers_mask aux_mask = {
309 	DCE10_AUX_MASK_SH_LIST(_MASK)
310 };
311 
312 #define aux_engine_regs(id)\
313 [id] = {\
314 	AUX_COMMON_REG_LIST(id), \
315 	.AUX_RESET_MASK = 0 \
316 }
317 
318 static const struct dce110_aux_registers aux_engine_regs[] = {
319 		aux_engine_regs(0),
320 		aux_engine_regs(1),
321 		aux_engine_regs(2),
322 		aux_engine_regs(3),
323 		aux_engine_regs(4),
324 		aux_engine_regs(5)
325 };
326 
327 #define audio_regs(id)\
328 [id] = {\
329 	AUD_COMMON_REG_LIST(id)\
330 }
331 
332 static const struct dce_audio_registers audio_regs[] = {
333 	audio_regs(0),
334 	audio_regs(1),
335 	audio_regs(2),
336 	audio_regs(3),
337 	audio_regs(4),
338 	audio_regs(5),
339 	audio_regs(6),
340 };
341 
342 static const struct dce_audio_shift audio_shift = {
343 		AUD_COMMON_MASK_SH_LIST(__SHIFT)
344 };
345 
346 static const struct dce_audio_mask audio_mask = {
347 		AUD_COMMON_MASK_SH_LIST(_MASK)
348 };
349 
350 #define clk_src_regs(id)\
351 [id] = {\
352 	CS_COMMON_REG_LIST_DCE_80(id),\
353 }
354 
355 
356 static const struct dce110_clk_src_regs clk_src_regs[] = {
357 	clk_src_regs(0),
358 	clk_src_regs(1),
359 	clk_src_regs(2)
360 };
361 
362 static const struct dce110_clk_src_shift cs_shift = {
363 		CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
364 };
365 
366 static const struct dce110_clk_src_mask cs_mask = {
367 		CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
368 };
369 
370 static const struct bios_registers bios_regs = {
371 	.BIOS_SCRATCH_3 = mmBIOS_SCRATCH_3,
372 	.BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
373 };
374 
375 static const struct resource_caps res_cap = {
376 		.num_timing_generator = 6,
377 		.num_audio = 6,
378 		.num_stream_encoder = 6,
379 		.num_pll = 3,
380 		.num_ddc = 6,
381 };
382 
383 static const struct resource_caps res_cap_81 = {
384 		.num_timing_generator = 4,
385 		.num_audio = 7,
386 		.num_stream_encoder = 7,
387 		.num_pll = 3,
388 		.num_ddc = 6,
389 };
390 
391 static const struct resource_caps res_cap_83 = {
392 		.num_timing_generator = 2,
393 		.num_audio = 6,
394 		.num_stream_encoder = 6,
395 		.num_pll = 2,
396 		.num_ddc = 2,
397 };
398 
399 static const struct dc_plane_cap plane_cap = {
400 	.type = DC_PLANE_TYPE_DCE_RGB,
401 
402 	.pixel_format_support = {
403 			.argb8888 = true,
404 			.nv12 = false,
405 			.fp16 = true
406 	},
407 
408 	.max_upscale_factor = {
409 			.argb8888 = 16000,
410 			.nv12 = 1,
411 			.fp16 = 1
412 	},
413 
414 	.max_downscale_factor = {
415 			.argb8888 = 250,
416 			.nv12 = 1,
417 			.fp16 = 1
418 	}
419 };
420 
421 static const struct dce_dmcu_registers dmcu_regs = {
422 		DMCU_DCE80_REG_LIST()
423 };
424 
425 static const struct dce_dmcu_shift dmcu_shift = {
426 		DMCU_MASK_SH_LIST_DCE80(__SHIFT)
427 };
428 
429 static const struct dce_dmcu_mask dmcu_mask = {
430 		DMCU_MASK_SH_LIST_DCE80(_MASK)
431 };
432 static const struct dce_abm_registers abm_regs = {
433 		ABM_DCE110_COMMON_REG_LIST()
434 };
435 
436 static const struct dce_abm_shift abm_shift = {
437 		ABM_MASK_SH_LIST_DCE110(__SHIFT)
438 };
439 
440 static const struct dce_abm_mask abm_mask = {
441 		ABM_MASK_SH_LIST_DCE110(_MASK)
442 };
443 
444 #define CTX  ctx
445 #define REG(reg) mm ## reg
446 
447 #ifndef mmCC_DC_HDMI_STRAPS
448 #define mmCC_DC_HDMI_STRAPS 0x1918
449 #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
450 #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
451 #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
452 #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
453 #endif
454 
map_transmitter_id_to_phy_instance(enum transmitter transmitter)455 static int map_transmitter_id_to_phy_instance(
456 	enum transmitter transmitter)
457 {
458 	switch (transmitter) {
459 	case TRANSMITTER_UNIPHY_A:
460 		return 0;
461 	case TRANSMITTER_UNIPHY_B:
462 		return 1;
463 	case TRANSMITTER_UNIPHY_C:
464 		return 2;
465 	case TRANSMITTER_UNIPHY_D:
466 		return 3;
467 	case TRANSMITTER_UNIPHY_E:
468 		return 4;
469 	case TRANSMITTER_UNIPHY_F:
470 		return 5;
471 	case TRANSMITTER_UNIPHY_G:
472 		return 6;
473 	default:
474 		ASSERT(0);
475 		return 0;
476 	}
477 }
478 
read_dce_straps(struct dc_context * ctx,struct resource_straps * straps)479 static void read_dce_straps(
480 	struct dc_context *ctx,
481 	struct resource_straps *straps)
482 {
483 	REG_GET_2(CC_DC_HDMI_STRAPS,
484 			HDMI_DISABLE, &straps->hdmi_disable,
485 			AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
486 
487 	REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
488 }
489 
create_audio(struct dc_context * ctx,unsigned int inst)490 static struct audio *create_audio(
491 		struct dc_context *ctx, unsigned int inst)
492 {
493 	return dce_audio_create(ctx, inst,
494 			&audio_regs[inst], &audio_shift, &audio_mask);
495 }
496 
dce80_timing_generator_create(struct dc_context * ctx,uint32_t instance,const struct dce110_timing_generator_offsets * offsets)497 static struct timing_generator *dce80_timing_generator_create(
498 		struct dc_context *ctx,
499 		uint32_t instance,
500 		const struct dce110_timing_generator_offsets *offsets)
501 {
502 	struct dce110_timing_generator *tg110 =
503 		kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
504 
505 	if (!tg110)
506 		return NULL;
507 
508 	dce80_timing_generator_construct(tg110, ctx, instance, offsets);
509 	return &tg110->base;
510 }
511 
dce80_opp_create(struct dc_context * ctx,uint32_t inst)512 static struct output_pixel_processor *dce80_opp_create(
513 	struct dc_context *ctx,
514 	uint32_t inst)
515 {
516 	struct dce110_opp *opp =
517 		kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
518 
519 	if (!opp)
520 		return NULL;
521 
522 	dce110_opp_construct(opp,
523 			     ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
524 	return &opp->base;
525 }
526 
dce80_aux_engine_create(struct dc_context * ctx,uint32_t inst)527 static struct dce_aux *dce80_aux_engine_create(
528 	struct dc_context *ctx,
529 	uint32_t inst)
530 {
531 	struct aux_engine_dce110 *aux_engine =
532 		kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL);
533 
534 	if (!aux_engine)
535 		return NULL;
536 
537 	dce110_aux_engine_construct(aux_engine, ctx, inst,
538 				    SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
539 				    &aux_engine_regs[inst],
540 					&aux_mask,
541 					&aux_shift,
542 					ctx->dc->caps.extended_aux_timeout_support);
543 
544 	return &aux_engine->base;
545 }
546 #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST(id) }
547 
548 static const struct dce_i2c_registers i2c_hw_regs[] = {
549 		i2c_inst_regs(1),
550 		i2c_inst_regs(2),
551 		i2c_inst_regs(3),
552 		i2c_inst_regs(4),
553 		i2c_inst_regs(5),
554 		i2c_inst_regs(6),
555 };
556 
557 static const struct dce_i2c_shift i2c_shifts = {
558 		I2C_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
559 };
560 
561 static const struct dce_i2c_mask i2c_masks = {
562 		I2C_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
563 };
564 
dce80_i2c_hw_create(struct dc_context * ctx,uint32_t inst)565 static struct dce_i2c_hw *dce80_i2c_hw_create(
566 	struct dc_context *ctx,
567 	uint32_t inst)
568 {
569 	struct dce_i2c_hw *dce_i2c_hw =
570 		kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL);
571 
572 	if (!dce_i2c_hw)
573 		return NULL;
574 
575 	dce_i2c_hw_construct(dce_i2c_hw, ctx, inst,
576 				    &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
577 
578 	return dce_i2c_hw;
579 }
580 
dce80_i2c_sw_create(struct dc_context * ctx)581 static struct dce_i2c_sw *dce80_i2c_sw_create(
582 	struct dc_context *ctx)
583 {
584 	struct dce_i2c_sw *dce_i2c_sw =
585 		kzalloc(sizeof(struct dce_i2c_sw), GFP_KERNEL);
586 
587 	if (!dce_i2c_sw)
588 		return NULL;
589 
590 	dce_i2c_sw_construct(dce_i2c_sw, ctx);
591 
592 	return dce_i2c_sw;
593 }
dce80_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)594 static struct stream_encoder *dce80_stream_encoder_create(
595 	enum engine_id eng_id,
596 	struct dc_context *ctx)
597 {
598 	struct dce110_stream_encoder *enc110 =
599 		kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
600 
601 	if (!enc110)
602 		return NULL;
603 
604 	dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
605 					&stream_enc_regs[eng_id],
606 					&se_shift, &se_mask);
607 	return &enc110->base;
608 }
609 
610 #define SRII(reg_name, block, id)\
611 	.reg_name[id] = mm ## block ## id ## _ ## reg_name
612 
613 static const struct dce_hwseq_registers hwseq_reg = {
614 		HWSEQ_DCE8_REG_LIST()
615 };
616 
617 static const struct dce_hwseq_shift hwseq_shift = {
618 		HWSEQ_DCE8_MASK_SH_LIST(__SHIFT)
619 };
620 
621 static const struct dce_hwseq_mask hwseq_mask = {
622 		HWSEQ_DCE8_MASK_SH_LIST(_MASK)
623 };
624 
dce80_hwseq_create(struct dc_context * ctx)625 static struct dce_hwseq *dce80_hwseq_create(
626 	struct dc_context *ctx)
627 {
628 	struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
629 
630 	if (hws) {
631 		hws->ctx = ctx;
632 		hws->regs = &hwseq_reg;
633 		hws->shifts = &hwseq_shift;
634 		hws->masks = &hwseq_mask;
635 	}
636 	return hws;
637 }
638 
639 static const struct resource_create_funcs res_create_funcs = {
640 	.read_dce_straps = read_dce_straps,
641 	.create_audio = create_audio,
642 	.create_stream_encoder = dce80_stream_encoder_create,
643 	.create_hwseq = dce80_hwseq_create,
644 };
645 
646 #define mi_inst_regs(id) { \
647 	MI_DCE8_REG_LIST(id), \
648 	.MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \
649 }
650 static const struct dce_mem_input_registers mi_regs[] = {
651 		mi_inst_regs(0),
652 		mi_inst_regs(1),
653 		mi_inst_regs(2),
654 		mi_inst_regs(3),
655 		mi_inst_regs(4),
656 		mi_inst_regs(5),
657 };
658 
659 static const struct dce_mem_input_shift mi_shifts = {
660 		MI_DCE8_MASK_SH_LIST(__SHIFT),
661 		.ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT
662 };
663 
664 static const struct dce_mem_input_mask mi_masks = {
665 		MI_DCE8_MASK_SH_LIST(_MASK),
666 		.ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK
667 };
668 
dce80_mem_input_create(struct dc_context * ctx,uint32_t inst)669 static struct mem_input *dce80_mem_input_create(
670 	struct dc_context *ctx,
671 	uint32_t inst)
672 {
673 	struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
674 					       GFP_KERNEL);
675 
676 	if (!dce_mi) {
677 		BREAK_TO_DEBUGGER();
678 		return NULL;
679 	}
680 
681 	dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
682 	dce_mi->wa.single_head_rdreq_dmif_limit = 2;
683 	return &dce_mi->base;
684 }
685 
dce80_transform_destroy(struct transform ** xfm)686 static void dce80_transform_destroy(struct transform **xfm)
687 {
688 	kfree(TO_DCE_TRANSFORM(*xfm));
689 	*xfm = NULL;
690 }
691 
dce80_transform_create(struct dc_context * ctx,uint32_t inst)692 static struct transform *dce80_transform_create(
693 	struct dc_context *ctx,
694 	uint32_t inst)
695 {
696 	struct dce_transform *transform =
697 		kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
698 
699 	if (!transform)
700 		return NULL;
701 
702 	dce_transform_construct(transform, ctx, inst,
703 				&xfm_regs[inst], &xfm_shift, &xfm_mask);
704 	transform->prescaler_on = false;
705 	return &transform->base;
706 }
707 
708 static const struct encoder_feature_support link_enc_feature = {
709 		.max_hdmi_deep_color = COLOR_DEPTH_121212,
710 		.max_hdmi_pixel_clock = 297000,
711 		.flags.bits.IS_HBR2_CAPABLE = true,
712 		.flags.bits.IS_TPS3_CAPABLE = true
713 };
714 
dce80_link_encoder_create(struct dc_context * ctx,const struct encoder_init_data * enc_init_data)715 static struct link_encoder *dce80_link_encoder_create(
716 	struct dc_context *ctx,
717 	const struct encoder_init_data *enc_init_data)
718 {
719 	struct dce110_link_encoder *enc110 =
720 		kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
721 	int link_regs_id;
722 
723 	if (!enc110)
724 		return NULL;
725 
726 	link_regs_id =
727 		map_transmitter_id_to_phy_instance(enc_init_data->transmitter);
728 
729 	dce110_link_encoder_construct(enc110,
730 				      enc_init_data,
731 				      &link_enc_feature,
732 				      &link_enc_regs[link_regs_id],
733 				      &link_enc_aux_regs[enc_init_data->channel - 1],
734 				      &link_enc_hpd_regs[enc_init_data->hpd_source]);
735 	return &enc110->base;
736 }
737 
dce80_panel_cntl_create(const struct panel_cntl_init_data * init_data)738 static struct panel_cntl *dce80_panel_cntl_create(const struct panel_cntl_init_data *init_data)
739 {
740 	struct dce_panel_cntl *panel_cntl =
741 		kzalloc(sizeof(struct dce_panel_cntl), GFP_KERNEL);
742 
743 	if (!panel_cntl)
744 		return NULL;
745 
746 	dce_panel_cntl_construct(panel_cntl,
747 			init_data,
748 			&panel_cntl_regs[init_data->inst],
749 			&panel_cntl_shift,
750 			&panel_cntl_mask);
751 
752 	return &panel_cntl->base;
753 }
754 
dce80_clock_source_create(struct dc_context * ctx,struct dc_bios * bios,enum clock_source_id id,const struct dce110_clk_src_regs * regs,bool dp_clk_src)755 static struct clock_source *dce80_clock_source_create(
756 	struct dc_context *ctx,
757 	struct dc_bios *bios,
758 	enum clock_source_id id,
759 	const struct dce110_clk_src_regs *regs,
760 	bool dp_clk_src)
761 {
762 	struct dce110_clk_src *clk_src =
763 		kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
764 
765 	if (!clk_src)
766 		return NULL;
767 
768 	if (dce110_clk_src_construct(clk_src, ctx, bios, id,
769 			regs, &cs_shift, &cs_mask)) {
770 		clk_src->base.dp_clk_src = dp_clk_src;
771 		return &clk_src->base;
772 	}
773 
774 	kfree(clk_src);
775 	BREAK_TO_DEBUGGER();
776 	return NULL;
777 }
778 
dce80_clock_source_destroy(struct clock_source ** clk_src)779 static void dce80_clock_source_destroy(struct clock_source **clk_src)
780 {
781 	kfree(TO_DCE110_CLK_SRC(*clk_src));
782 	*clk_src = NULL;
783 }
784 
dce80_ipp_create(struct dc_context * ctx,uint32_t inst)785 static struct input_pixel_processor *dce80_ipp_create(
786 	struct dc_context *ctx, uint32_t inst)
787 {
788 	struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
789 
790 	if (!ipp) {
791 		BREAK_TO_DEBUGGER();
792 		return NULL;
793 	}
794 
795 	dce_ipp_construct(ipp, ctx, inst,
796 			&ipp_regs[inst], &ipp_shift, &ipp_mask);
797 	return &ipp->base;
798 }
799 
dce80_resource_destruct(struct dce110_resource_pool * pool)800 static void dce80_resource_destruct(struct dce110_resource_pool *pool)
801 {
802 	unsigned int i;
803 
804 	for (i = 0; i < pool->base.pipe_count; i++) {
805 		if (pool->base.opps[i] != NULL)
806 			dce110_opp_destroy(&pool->base.opps[i]);
807 
808 		if (pool->base.transforms[i] != NULL)
809 			dce80_transform_destroy(&pool->base.transforms[i]);
810 
811 		if (pool->base.ipps[i] != NULL)
812 			dce_ipp_destroy(&pool->base.ipps[i]);
813 
814 		if (pool->base.mis[i] != NULL) {
815 			kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
816 			pool->base.mis[i] = NULL;
817 		}
818 
819 		if (pool->base.timing_generators[i] != NULL)	{
820 			kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
821 			pool->base.timing_generators[i] = NULL;
822 		}
823 	}
824 
825 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
826 		if (pool->base.engines[i] != NULL)
827 			dce110_engine_destroy(&pool->base.engines[i]);
828 		if (pool->base.hw_i2cs[i] != NULL) {
829 			kfree(pool->base.hw_i2cs[i]);
830 			pool->base.hw_i2cs[i] = NULL;
831 		}
832 		if (pool->base.sw_i2cs[i] != NULL) {
833 			kfree(pool->base.sw_i2cs[i]);
834 			pool->base.sw_i2cs[i] = NULL;
835 		}
836 	}
837 
838 	for (i = 0; i < pool->base.stream_enc_count; i++) {
839 		if (pool->base.stream_enc[i] != NULL)
840 			kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
841 	}
842 
843 	for (i = 0; i < pool->base.clk_src_count; i++) {
844 		if (pool->base.clock_sources[i] != NULL) {
845 			dce80_clock_source_destroy(&pool->base.clock_sources[i]);
846 		}
847 	}
848 
849 	if (pool->base.abm != NULL)
850 			dce_abm_destroy(&pool->base.abm);
851 
852 	if (pool->base.dmcu != NULL)
853 			dce_dmcu_destroy(&pool->base.dmcu);
854 
855 	if (pool->base.dp_clock_source != NULL)
856 		dce80_clock_source_destroy(&pool->base.dp_clock_source);
857 
858 	for (i = 0; i < pool->base.audio_count; i++)	{
859 		if (pool->base.audios[i] != NULL) {
860 			dce_aud_destroy(&pool->base.audios[i]);
861 		}
862 	}
863 
864 	if (pool->base.irqs != NULL) {
865 		dal_irq_service_destroy(&pool->base.irqs);
866 	}
867 }
868 
dce80_validate_bandwidth(struct dc * dc,struct dc_state * context,bool fast_validate)869 static bool dce80_validate_bandwidth(
870 	struct dc *dc,
871 	struct dc_state *context,
872 	bool fast_validate)
873 {
874 	int i;
875 	bool at_least_one_pipe = false;
876 
877 	for (i = 0; i < dc->res_pool->pipe_count; i++) {
878 		if (context->res_ctx.pipe_ctx[i].stream)
879 			at_least_one_pipe = true;
880 	}
881 
882 	if (at_least_one_pipe) {
883 		/* TODO implement when needed but for now hardcode max value*/
884 		context->bw_ctx.bw.dce.dispclk_khz = 681000;
885 		context->bw_ctx.bw.dce.yclk_khz = 250000 * MEMORY_TYPE_MULTIPLIER_CZ;
886 	} else {
887 		context->bw_ctx.bw.dce.dispclk_khz = 0;
888 		context->bw_ctx.bw.dce.yclk_khz = 0;
889 	}
890 
891 	return true;
892 }
893 
dce80_validate_surface_sets(struct dc_state * context)894 static bool dce80_validate_surface_sets(
895 		struct dc_state *context)
896 {
897 	int i;
898 
899 	for (i = 0; i < context->stream_count; i++) {
900 		if (context->stream_status[i].plane_count == 0)
901 			continue;
902 
903 		if (context->stream_status[i].plane_count > 1)
904 			return false;
905 
906 		if (context->stream_status[i].plane_states[0]->format
907 				>= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
908 			return false;
909 	}
910 
911 	return true;
912 }
913 
dce80_validate_global(struct dc * dc,struct dc_state * context)914 static enum dc_status dce80_validate_global(
915 		struct dc *dc,
916 		struct dc_state *context)
917 {
918 	if (!dce80_validate_surface_sets(context))
919 		return DC_FAIL_SURFACE_VALIDATE;
920 
921 	return DC_OK;
922 }
923 
dce80_destroy_resource_pool(struct resource_pool ** pool)924 static void dce80_destroy_resource_pool(struct resource_pool **pool)
925 {
926 	struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
927 
928 	dce80_resource_destruct(dce110_pool);
929 	kfree(dce110_pool);
930 	*pool = NULL;
931 }
932 
933 static const struct resource_funcs dce80_res_pool_funcs = {
934 	.destroy = dce80_destroy_resource_pool,
935 	.link_enc_create = dce80_link_encoder_create,
936 	.panel_cntl_create = dce80_panel_cntl_create,
937 	.validate_bandwidth = dce80_validate_bandwidth,
938 	.validate_plane = dce100_validate_plane,
939 	.add_stream_to_ctx = dce100_add_stream_to_ctx,
940 	.validate_global = dce80_validate_global,
941 	.find_first_free_match_stream_enc_for_link = dce100_find_first_free_match_stream_enc_for_link
942 };
943 
dce80_construct(uint8_t num_virtual_links,struct dc * dc,struct dce110_resource_pool * pool)944 static bool dce80_construct(
945 	uint8_t num_virtual_links,
946 	struct dc *dc,
947 	struct dce110_resource_pool *pool)
948 {
949 	unsigned int i;
950 	struct dc_context *ctx = dc->ctx;
951 	struct dc_bios *bp;
952 
953 	ctx->dc_bios->regs = &bios_regs;
954 
955 	pool->base.res_cap = &res_cap;
956 	pool->base.funcs = &dce80_res_pool_funcs;
957 
958 
959 	/*************************************************
960 	 *  Resource + asic cap harcoding                *
961 	 *************************************************/
962 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
963 	pool->base.pipe_count = res_cap.num_timing_generator;
964 	pool->base.timing_generator_count = res_cap.num_timing_generator;
965 	dc->caps.max_downscale_ratio = 200;
966 	dc->caps.i2c_speed_in_khz = 40;
967 	dc->caps.i2c_speed_in_khz_hdcp = 40;
968 	dc->caps.max_cursor_size = 128;
969 	dc->caps.min_horizontal_blanking_period = 80;
970 	dc->caps.dual_link_dvi = true;
971 	dc->caps.extended_aux_timeout_support = false;
972 
973 	/*************************************************
974 	 *  Create resources                             *
975 	 *************************************************/
976 
977 	bp = ctx->dc_bios;
978 
979 	if (bp->fw_info_valid && bp->fw_info.external_clock_source_frequency_for_dp != 0) {
980 		pool->base.dp_clock_source =
981 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
982 
983 		pool->base.clock_sources[0] =
984 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
985 		pool->base.clock_sources[1] =
986 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
987 		pool->base.clock_sources[2] =
988 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
989 		pool->base.clk_src_count = 3;
990 
991 	} else {
992 		pool->base.dp_clock_source =
993 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
994 
995 		pool->base.clock_sources[0] =
996 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
997 		pool->base.clock_sources[1] =
998 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
999 		pool->base.clk_src_count = 2;
1000 	}
1001 
1002 	if (pool->base.dp_clock_source == NULL) {
1003 		dm_error("DC: failed to create dp clock source!\n");
1004 		BREAK_TO_DEBUGGER();
1005 		goto res_create_fail;
1006 	}
1007 
1008 	for (i = 0; i < pool->base.clk_src_count; i++) {
1009 		if (pool->base.clock_sources[i] == NULL) {
1010 			dm_error("DC: failed to create clock sources!\n");
1011 			BREAK_TO_DEBUGGER();
1012 			goto res_create_fail;
1013 		}
1014 	}
1015 
1016 	pool->base.dmcu = dce_dmcu_create(ctx,
1017 			&dmcu_regs,
1018 			&dmcu_shift,
1019 			&dmcu_mask);
1020 	if (pool->base.dmcu == NULL) {
1021 		dm_error("DC: failed to create dmcu!\n");
1022 		BREAK_TO_DEBUGGER();
1023 		goto res_create_fail;
1024 	}
1025 
1026 	pool->base.abm = dce_abm_create(ctx,
1027 			&abm_regs,
1028 			&abm_shift,
1029 			&abm_mask);
1030 	if (pool->base.abm == NULL) {
1031 		dm_error("DC: failed to create abm!\n");
1032 		BREAK_TO_DEBUGGER();
1033 		goto res_create_fail;
1034 	}
1035 
1036 	{
1037 		struct irq_service_init_data init_data;
1038 		init_data.ctx = dc->ctx;
1039 		pool->base.irqs = dal_irq_service_dce80_create(&init_data);
1040 		if (!pool->base.irqs)
1041 			goto res_create_fail;
1042 	}
1043 
1044 	for (i = 0; i < pool->base.pipe_count; i++) {
1045 		pool->base.timing_generators[i] = dce80_timing_generator_create(
1046 				ctx, i, &dce80_tg_offsets[i]);
1047 		if (pool->base.timing_generators[i] == NULL) {
1048 			BREAK_TO_DEBUGGER();
1049 			dm_error("DC: failed to create tg!\n");
1050 			goto res_create_fail;
1051 		}
1052 
1053 		pool->base.mis[i] = dce80_mem_input_create(ctx, i);
1054 		if (pool->base.mis[i] == NULL) {
1055 			BREAK_TO_DEBUGGER();
1056 			dm_error("DC: failed to create memory input!\n");
1057 			goto res_create_fail;
1058 		}
1059 
1060 		pool->base.ipps[i] = dce80_ipp_create(ctx, i);
1061 		if (pool->base.ipps[i] == NULL) {
1062 			BREAK_TO_DEBUGGER();
1063 			dm_error("DC: failed to create input pixel processor!\n");
1064 			goto res_create_fail;
1065 		}
1066 
1067 		pool->base.transforms[i] = dce80_transform_create(ctx, i);
1068 		if (pool->base.transforms[i] == NULL) {
1069 			BREAK_TO_DEBUGGER();
1070 			dm_error("DC: failed to create transform!\n");
1071 			goto res_create_fail;
1072 		}
1073 
1074 		pool->base.opps[i] = dce80_opp_create(ctx, i);
1075 		if (pool->base.opps[i] == NULL) {
1076 			BREAK_TO_DEBUGGER();
1077 			dm_error("DC: failed to create output pixel processor!\n");
1078 			goto res_create_fail;
1079 		}
1080 	}
1081 
1082 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1083 		pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
1084 		if (pool->base.engines[i] == NULL) {
1085 			BREAK_TO_DEBUGGER();
1086 			dm_error(
1087 				"DC:failed to create aux engine!!\n");
1088 			goto res_create_fail;
1089 		}
1090 		pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
1091 		if (pool->base.hw_i2cs[i] == NULL) {
1092 			BREAK_TO_DEBUGGER();
1093 			dm_error(
1094 				"DC:failed to create i2c engine!!\n");
1095 			goto res_create_fail;
1096 		}
1097 		pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
1098 		if (pool->base.sw_i2cs[i] == NULL) {
1099 			BREAK_TO_DEBUGGER();
1100 			dm_error(
1101 				"DC:failed to create sw i2c!!\n");
1102 			goto res_create_fail;
1103 		}
1104 	}
1105 
1106 	dc->caps.max_planes =  pool->base.pipe_count;
1107 
1108 	for (i = 0; i < dc->caps.max_planes; ++i)
1109 		dc->caps.planes[i] = plane_cap;
1110 
1111 	dc->caps.disable_dp_clk_share = true;
1112 
1113 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1114 			&res_create_funcs))
1115 		goto res_create_fail;
1116 
1117 	/* Create hardware sequencer */
1118 	dce80_hw_sequencer_construct(dc);
1119 
1120 	return true;
1121 
1122 res_create_fail:
1123 	dce80_resource_destruct(pool);
1124 	return false;
1125 }
1126 
dce80_create_resource_pool(uint8_t num_virtual_links,struct dc * dc)1127 struct resource_pool *dce80_create_resource_pool(
1128 	uint8_t num_virtual_links,
1129 	struct dc *dc)
1130 {
1131 	struct dce110_resource_pool *pool =
1132 		kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1133 
1134 	if (!pool)
1135 		return NULL;
1136 
1137 	if (dce80_construct(num_virtual_links, dc, pool))
1138 		return &pool->base;
1139 
1140 	kfree(pool);
1141 	BREAK_TO_DEBUGGER();
1142 	return NULL;
1143 }
1144 
dce81_construct(uint8_t num_virtual_links,struct dc * dc,struct dce110_resource_pool * pool)1145 static bool dce81_construct(
1146 	uint8_t num_virtual_links,
1147 	struct dc *dc,
1148 	struct dce110_resource_pool *pool)
1149 {
1150 	unsigned int i;
1151 	struct dc_context *ctx = dc->ctx;
1152 	struct dc_bios *bp;
1153 
1154 	ctx->dc_bios->regs = &bios_regs;
1155 
1156 	pool->base.res_cap = &res_cap_81;
1157 	pool->base.funcs = &dce80_res_pool_funcs;
1158 
1159 
1160 	/*************************************************
1161 	 *  Resource + asic cap harcoding                *
1162 	 *************************************************/
1163 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1164 	pool->base.pipe_count = res_cap_81.num_timing_generator;
1165 	pool->base.timing_generator_count = res_cap_81.num_timing_generator;
1166 	dc->caps.max_downscale_ratio = 200;
1167 	dc->caps.i2c_speed_in_khz = 40;
1168 	dc->caps.i2c_speed_in_khz_hdcp = 40;
1169 	dc->caps.max_cursor_size = 128;
1170 	dc->caps.min_horizontal_blanking_period = 80;
1171 	dc->caps.is_apu = true;
1172 
1173 	/*************************************************
1174 	 *  Create resources                             *
1175 	 *************************************************/
1176 
1177 	bp = ctx->dc_bios;
1178 
1179 	if (bp->fw_info_valid && bp->fw_info.external_clock_source_frequency_for_dp != 0) {
1180 		pool->base.dp_clock_source =
1181 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
1182 
1183 		pool->base.clock_sources[0] =
1184 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
1185 		pool->base.clock_sources[1] =
1186 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
1187 		pool->base.clock_sources[2] =
1188 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
1189 		pool->base.clk_src_count = 3;
1190 
1191 	} else {
1192 		pool->base.dp_clock_source =
1193 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
1194 
1195 		pool->base.clock_sources[0] =
1196 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
1197 		pool->base.clock_sources[1] =
1198 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
1199 		pool->base.clk_src_count = 2;
1200 	}
1201 
1202 	if (pool->base.dp_clock_source == NULL) {
1203 		dm_error("DC: failed to create dp clock source!\n");
1204 		BREAK_TO_DEBUGGER();
1205 		goto res_create_fail;
1206 	}
1207 
1208 	for (i = 0; i < pool->base.clk_src_count; i++) {
1209 		if (pool->base.clock_sources[i] == NULL) {
1210 			dm_error("DC: failed to create clock sources!\n");
1211 			BREAK_TO_DEBUGGER();
1212 			goto res_create_fail;
1213 		}
1214 	}
1215 
1216 	pool->base.dmcu = dce_dmcu_create(ctx,
1217 			&dmcu_regs,
1218 			&dmcu_shift,
1219 			&dmcu_mask);
1220 	if (pool->base.dmcu == NULL) {
1221 		dm_error("DC: failed to create dmcu!\n");
1222 		BREAK_TO_DEBUGGER();
1223 		goto res_create_fail;
1224 	}
1225 
1226 	pool->base.abm = dce_abm_create(ctx,
1227 			&abm_regs,
1228 			&abm_shift,
1229 			&abm_mask);
1230 	if (pool->base.abm == NULL) {
1231 		dm_error("DC: failed to create abm!\n");
1232 		BREAK_TO_DEBUGGER();
1233 		goto res_create_fail;
1234 	}
1235 
1236 	{
1237 		struct irq_service_init_data init_data;
1238 		init_data.ctx = dc->ctx;
1239 		pool->base.irqs = dal_irq_service_dce80_create(&init_data);
1240 		if (!pool->base.irqs)
1241 			goto res_create_fail;
1242 	}
1243 
1244 	for (i = 0; i < pool->base.pipe_count; i++) {
1245 		pool->base.timing_generators[i] = dce80_timing_generator_create(
1246 				ctx, i, &dce80_tg_offsets[i]);
1247 		if (pool->base.timing_generators[i] == NULL) {
1248 			BREAK_TO_DEBUGGER();
1249 			dm_error("DC: failed to create tg!\n");
1250 			goto res_create_fail;
1251 		}
1252 
1253 		pool->base.mis[i] = dce80_mem_input_create(ctx, i);
1254 		if (pool->base.mis[i] == NULL) {
1255 			BREAK_TO_DEBUGGER();
1256 			dm_error("DC: failed to create memory input!\n");
1257 			goto res_create_fail;
1258 		}
1259 
1260 		pool->base.ipps[i] = dce80_ipp_create(ctx, i);
1261 		if (pool->base.ipps[i] == NULL) {
1262 			BREAK_TO_DEBUGGER();
1263 			dm_error("DC: failed to create input pixel processor!\n");
1264 			goto res_create_fail;
1265 		}
1266 
1267 		pool->base.transforms[i] = dce80_transform_create(ctx, i);
1268 		if (pool->base.transforms[i] == NULL) {
1269 			BREAK_TO_DEBUGGER();
1270 			dm_error("DC: failed to create transform!\n");
1271 			goto res_create_fail;
1272 		}
1273 
1274 		pool->base.opps[i] = dce80_opp_create(ctx, i);
1275 		if (pool->base.opps[i] == NULL) {
1276 			BREAK_TO_DEBUGGER();
1277 			dm_error("DC: failed to create output pixel processor!\n");
1278 			goto res_create_fail;
1279 		}
1280 	}
1281 
1282 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1283 		pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
1284 		if (pool->base.engines[i] == NULL) {
1285 			BREAK_TO_DEBUGGER();
1286 			dm_error(
1287 				"DC:failed to create aux engine!!\n");
1288 			goto res_create_fail;
1289 		}
1290 		pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
1291 		if (pool->base.hw_i2cs[i] == NULL) {
1292 			BREAK_TO_DEBUGGER();
1293 			dm_error(
1294 				"DC:failed to create i2c engine!!\n");
1295 			goto res_create_fail;
1296 		}
1297 		pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
1298 		if (pool->base.sw_i2cs[i] == NULL) {
1299 			BREAK_TO_DEBUGGER();
1300 			dm_error(
1301 				"DC:failed to create sw i2c!!\n");
1302 			goto res_create_fail;
1303 		}
1304 	}
1305 
1306 	dc->caps.max_planes =  pool->base.pipe_count;
1307 
1308 	for (i = 0; i < dc->caps.max_planes; ++i)
1309 		dc->caps.planes[i] = plane_cap;
1310 
1311 	dc->caps.disable_dp_clk_share = true;
1312 
1313 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1314 			&res_create_funcs))
1315 		goto res_create_fail;
1316 
1317 	/* Create hardware sequencer */
1318 	dce80_hw_sequencer_construct(dc);
1319 
1320 	return true;
1321 
1322 res_create_fail:
1323 	dce80_resource_destruct(pool);
1324 	return false;
1325 }
1326 
dce81_create_resource_pool(uint8_t num_virtual_links,struct dc * dc)1327 struct resource_pool *dce81_create_resource_pool(
1328 	uint8_t num_virtual_links,
1329 	struct dc *dc)
1330 {
1331 	struct dce110_resource_pool *pool =
1332 		kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1333 
1334 	if (!pool)
1335 		return NULL;
1336 
1337 	if (dce81_construct(num_virtual_links, dc, pool))
1338 		return &pool->base;
1339 
1340 	kfree(pool);
1341 	BREAK_TO_DEBUGGER();
1342 	return NULL;
1343 }
1344 
dce83_construct(uint8_t num_virtual_links,struct dc * dc,struct dce110_resource_pool * pool)1345 static bool dce83_construct(
1346 	uint8_t num_virtual_links,
1347 	struct dc *dc,
1348 	struct dce110_resource_pool *pool)
1349 {
1350 	unsigned int i;
1351 	struct dc_context *ctx = dc->ctx;
1352 	struct dc_bios *bp;
1353 
1354 	ctx->dc_bios->regs = &bios_regs;
1355 
1356 	pool->base.res_cap = &res_cap_83;
1357 	pool->base.funcs = &dce80_res_pool_funcs;
1358 
1359 
1360 	/*************************************************
1361 	 *  Resource + asic cap harcoding                *
1362 	 *************************************************/
1363 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1364 	pool->base.pipe_count = res_cap_83.num_timing_generator;
1365 	pool->base.timing_generator_count = res_cap_83.num_timing_generator;
1366 	dc->caps.max_downscale_ratio = 200;
1367 	dc->caps.i2c_speed_in_khz = 40;
1368 	dc->caps.i2c_speed_in_khz_hdcp = 40;
1369 	dc->caps.max_cursor_size = 128;
1370 	dc->caps.min_horizontal_blanking_period = 80;
1371 	dc->caps.is_apu = true;
1372 
1373 	/*************************************************
1374 	 *  Create resources                             *
1375 	 *************************************************/
1376 
1377 	bp = ctx->dc_bios;
1378 
1379 	if (bp->fw_info_valid && bp->fw_info.external_clock_source_frequency_for_dp != 0) {
1380 		pool->base.dp_clock_source =
1381 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
1382 
1383 		pool->base.clock_sources[0] =
1384 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], false);
1385 		pool->base.clock_sources[1] =
1386 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
1387 		pool->base.clk_src_count = 2;
1388 
1389 	} else {
1390 		pool->base.dp_clock_source =
1391 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], true);
1392 
1393 		pool->base.clock_sources[0] =
1394 				dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
1395 		pool->base.clk_src_count = 1;
1396 	}
1397 
1398 	if (pool->base.dp_clock_source == NULL) {
1399 		dm_error("DC: failed to create dp clock source!\n");
1400 		BREAK_TO_DEBUGGER();
1401 		goto res_create_fail;
1402 	}
1403 
1404 	for (i = 0; i < pool->base.clk_src_count; i++) {
1405 		if (pool->base.clock_sources[i] == NULL) {
1406 			dm_error("DC: failed to create clock sources!\n");
1407 			BREAK_TO_DEBUGGER();
1408 			goto res_create_fail;
1409 		}
1410 	}
1411 
1412 	pool->base.dmcu = dce_dmcu_create(ctx,
1413 			&dmcu_regs,
1414 			&dmcu_shift,
1415 			&dmcu_mask);
1416 	if (pool->base.dmcu == NULL) {
1417 		dm_error("DC: failed to create dmcu!\n");
1418 		BREAK_TO_DEBUGGER();
1419 		goto res_create_fail;
1420 	}
1421 
1422 	pool->base.abm = dce_abm_create(ctx,
1423 			&abm_regs,
1424 			&abm_shift,
1425 			&abm_mask);
1426 	if (pool->base.abm == NULL) {
1427 		dm_error("DC: failed to create abm!\n");
1428 		BREAK_TO_DEBUGGER();
1429 		goto res_create_fail;
1430 	}
1431 
1432 	{
1433 		struct irq_service_init_data init_data;
1434 		init_data.ctx = dc->ctx;
1435 		pool->base.irqs = dal_irq_service_dce80_create(&init_data);
1436 		if (!pool->base.irqs)
1437 			goto res_create_fail;
1438 	}
1439 
1440 	for (i = 0; i < pool->base.pipe_count; i++) {
1441 		pool->base.timing_generators[i] = dce80_timing_generator_create(
1442 				ctx, i, &dce80_tg_offsets[i]);
1443 		if (pool->base.timing_generators[i] == NULL) {
1444 			BREAK_TO_DEBUGGER();
1445 			dm_error("DC: failed to create tg!\n");
1446 			goto res_create_fail;
1447 		}
1448 
1449 		pool->base.mis[i] = dce80_mem_input_create(ctx, i);
1450 		if (pool->base.mis[i] == NULL) {
1451 			BREAK_TO_DEBUGGER();
1452 			dm_error("DC: failed to create memory input!\n");
1453 			goto res_create_fail;
1454 		}
1455 
1456 		pool->base.ipps[i] = dce80_ipp_create(ctx, i);
1457 		if (pool->base.ipps[i] == NULL) {
1458 			BREAK_TO_DEBUGGER();
1459 			dm_error("DC: failed to create input pixel processor!\n");
1460 			goto res_create_fail;
1461 		}
1462 
1463 		pool->base.transforms[i] = dce80_transform_create(ctx, i);
1464 		if (pool->base.transforms[i] == NULL) {
1465 			BREAK_TO_DEBUGGER();
1466 			dm_error("DC: failed to create transform!\n");
1467 			goto res_create_fail;
1468 		}
1469 
1470 		pool->base.opps[i] = dce80_opp_create(ctx, i);
1471 		if (pool->base.opps[i] == NULL) {
1472 			BREAK_TO_DEBUGGER();
1473 			dm_error("DC: failed to create output pixel processor!\n");
1474 			goto res_create_fail;
1475 		}
1476 	}
1477 
1478 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1479 		pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
1480 		if (pool->base.engines[i] == NULL) {
1481 			BREAK_TO_DEBUGGER();
1482 			dm_error(
1483 				"DC:failed to create aux engine!!\n");
1484 			goto res_create_fail;
1485 		}
1486 		pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
1487 		if (pool->base.hw_i2cs[i] == NULL) {
1488 			BREAK_TO_DEBUGGER();
1489 			dm_error(
1490 				"DC:failed to create i2c engine!!\n");
1491 			goto res_create_fail;
1492 		}
1493 		pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
1494 		if (pool->base.sw_i2cs[i] == NULL) {
1495 			BREAK_TO_DEBUGGER();
1496 			dm_error(
1497 				"DC:failed to create sw i2c!!\n");
1498 			goto res_create_fail;
1499 		}
1500 	}
1501 
1502 	dc->caps.max_planes =  pool->base.pipe_count;
1503 
1504 	for (i = 0; i < dc->caps.max_planes; ++i)
1505 		dc->caps.planes[i] = plane_cap;
1506 
1507 	dc->caps.disable_dp_clk_share = true;
1508 
1509 	if (!resource_construct(num_virtual_links, dc, &pool->base,
1510 			&res_create_funcs))
1511 		goto res_create_fail;
1512 
1513 	/* Create hardware sequencer */
1514 	dce80_hw_sequencer_construct(dc);
1515 
1516 	return true;
1517 
1518 res_create_fail:
1519 	dce80_resource_destruct(pool);
1520 	return false;
1521 }
1522 
dce83_create_resource_pool(uint8_t num_virtual_links,struct dc * dc)1523 struct resource_pool *dce83_create_resource_pool(
1524 	uint8_t num_virtual_links,
1525 	struct dc *dc)
1526 {
1527 	struct dce110_resource_pool *pool =
1528 		kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1529 
1530 	if (!pool)
1531 		return NULL;
1532 
1533 	if (dce83_construct(num_virtual_links, dc, pool))
1534 		return &pool->base;
1535 
1536 	BREAK_TO_DEBUGGER();
1537 	return NULL;
1538 }
1539